



# LAN8820/LAN8820i

# RGMII 10/100/1000 Ethernet Transceiver with HP Auto-MDIX Support

# **PRODUCT FEATURES**

Datasheet

# **Highlights**

- Single-Chip Ethernet Physical Layer Transceiver (PHY)
- Compliant with IEEE 802.3ab (1000BASE-T), IEEE 802.3u (Fast Ethernet), and ISO 802-3/IEEE 802.3 (10BASE-T)
- HP Auto-MDIX support in accordance with IEEE 802.3ab specification at 10/100/1000 Mbps operation
- Miniature 56-pin QFN lead-free RoHS compliant package with RGMII (8 x 8 x 0.85mm height)
- Flexible configurations for LED status indicators
- Implements Reduced Power Operating Modes

# **Target Applications**

- Set-Top Boxes
- Networked Printers and Servers
- Test Instrumentation
- LAN on Motherboard
- Embedded Telecom Applications
- Video Record/Playback Systems
- Cable Modems/Routers
- DSL Modems/Routers
- Digital Video Recorders
- IP and Video Phones
- Wireless Access Points
- Digital Televisions
- Digital Media Adaptors/Servers
- Gaming Consoles
- POE Applications

## **Key Benefits**

- High-Performance 10/100/1000 Ethernet Transceiver
  - Compliant with IEEE 802.3ab (1000BASE-T)
  - Compliant with IEEE 802.3/802.3u (Fast Ethernet)
  - Compliant with ISO 802-3/IEEE 802.3 (10BASE-T)
  - 10BASE-T, 100BASE-TX and 1000BASE-T support
  - Loop-back modes
  - Auto-negotiation (NEXT page support)
  - Automatic polarity detection and correction
  - Link status change wake-up detection
  - Vendor specific register functions
  - Supports reduced pin count RGMII interface
    - Controlled impedance outputs
    - Supports RGMII ID mode
  - Four status LED outputs and configurable LED modes with support for tricolor operation
  - Compliant with IEEE 802.3-2005 standards
     RGMII pins tolerant to 3.6V
  - Integrated DSP implements adaptive equalizer, echo cancellers, and crosstalk cancellers
  - Efficient digital baseline wander correction
- Power and I/Os
  - Configurable LED outputs
  - Various low power modes
  - 2.5V I/O supply
- Miscellaneous Features
  - IEEE 1149.1 (JTAG) boundary scan
  - Multiple clock options 25MHz crystal or 125MHz clock
- Packaging
  - 56-pin QFN (8x8 mm) RoHS compliant package with RGMII
- Environmental
  - Commercial temperature range (0°C to +70°C)
  - Industrial temperature range (-40°C to +85°C)

# Order Numbers:

LAN8820-ABZJ for 56-pin, QFN RoHS compliant package (0 to +70°C temp range) LAN8820i-ABZJ for 56-pin, QFN RoHS compliant package (-40 to +85°C temp range)

This product meets the halogen maximum concentration values per IEC61249-2-21

For RoHS compliance and environmental information, please visit www.smsc.com/rohs

Please contact your SMSC sales representative for additional documentation related to this product such as application notes, anomaly sheets, and design guidelines.

Copyright © 2013 SMSC or its subsidiaries. All rights reserved.

Circuit diagrams and other information relating to SMSC products are included as a means of illustrating typical applications. Consequently, complete information sufficient for construction purposes is not necessarily given. Although the information has been checked and is believed to be accurate, no responsibility is assumed for inaccuracies. SMSC reserves the right to make changes to specifications and product descriptions at any time without notice. Contact your local SMSC sales office to obtain the latest specifications before placing your product order. The provision of this information does not convey to the purchaser of the described semiconductor devices any licenses under any patent rights or other intellectual property rights of SMSC or others. All sales are expressly conditional on your agreement to the terms and conditions of the most recently dated version of SMSC's standard Terms of Sale Agreement dated before the date of your order (the "Terms of Sale Agreement"). The product may contain design defects or errors known as anomalies which may cause the product's functions to deviate from published specifications. Anomaly sheets are available upon request. SMSC products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. Any and all such uses without prior written approval of an Officer of SMSC and further testing and/or modification will be fully at the risk of the customer. Copies of this document or other SMSC literature, as well as the Terms of Sale Agreement, may be obtained by visiting SMSC's website at http://www.sms.com. SMSC is a registered trademark of Standard Microsystems Corporation ("SMSC"). Product names and company names are the trademarks of their respective holders.

The Microchip name and logo, and the Microchip logo are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SMSC DISCLAIMS AND EXCLUDES ANY AND ALL WARRANTIES, INCLUDING WITHOUT LIMITATION ANY AND ALL IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, TITLE, AND AGAINST INFRINGEMENT AND THE LIKE, AND ANY AND ALL WARRANTIES ARISING FROM ANY COURSE OF DEALING OR USAGE OF TRADE. IN NO EVENT SHALL SMSC BE LIABLE FOR ANY DIRECT, INCIDENTAL, INDIRECT, SPECIAL, PUNITIVE, OR CONSEQUENTIAL DAMAGES; OR FOR LOST DATA, PROFITS, SAVINGS OR REVENUES OF ANY KIND; REGARDLESS OF THE FORM OF ACTION, WHETHER BASED ON CONTRACT; TORT; NEGLIGENCE OF SMSC OR OTHERS; STRICT LIABILITY; BREACH OF WARRANTY; OR OTHERWISE; WHETHER OR NOT ANY REMEDY OF BUYER IS HELD TO HAVE FAILED OF ITS ESSENTIAL PURPOSE, AND WHETHER OR NOT SMSC HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

# **Table of Contents**

| Chap<br>1.1 |                | Introduction                                  |                         |
|-------------|----------------|-----------------------------------------------|-------------------------|
| Char        |                | Pin Description and Configuration             |                         |
| 2.1         |                | Types                                         |                         |
| <u> </u>    | Dunci          | Type3                                         |                         |
| Char        | oter 3         | Functional Description                        |                         |
| 3.1         |                | negotiation                                   |                         |
| ••••        | 3.1.1          | Restarting Auto-negotiation                   |                         |
|             | 3.1.2          | Disabling Auto-negotiation.                   |                         |
|             | 3.1.3          | Parallel Detection                            |                         |
|             | 3.1.4          | Master/Slave                                  |                         |
|             | 3.1.5          | Manual Operation                              |                         |
|             | 3.1.6          | Half vs. Full-Duplex                          |                         |
| 3.2         | HP Au          | ito-MDIX                                      |                         |
|             | 3.2.1          | Required Ethernet Magnetics                   |                         |
| 3.3         | RGMI           | I Interface                                   |                         |
|             | 3.3.1          | MII Isolate Mode                              |                         |
| 3.4         | Serial         | Management Interface (SMI)                    |                         |
| 3.5         | Interru        | pt Management                                 |                         |
| 3.6         | Reset          | S                                             |                         |
|             | 3.6.1          | Hardware Reset (nRESET)                       |                         |
|             | 3.6.2          | Software Reset                                |                         |
|             | 3.6.3          | Power-Down Reset                              |                         |
| 3.7         |                | r-Down modes                                  |                         |
|             | 3.7.1          | General Power-Down                            |                         |
|             | 3.7.2          | Energy Detect Power-Down                      |                         |
|             | 3.7.3          | Hardware Power-Down                           |                         |
| 3.8         |                |                                               |                         |
|             | 3.8.1          | Hardware Configuration                        |                         |
|             | 3.8.2          | Software Configuration                        |                         |
| 3.9         |                | Ilaneous Functions                            |                         |
|             | 3.9.1          | LEDs                                          |                         |
|             | 3.9.2          | Isolate Mode                                  |                         |
|             | 3.9.3          | Carrier Sense                                 |                         |
|             | 3.9.4          |                                               |                         |
|             | 3.9.5          | Speed Optimizer                               |                         |
|             | 3.9.6          | Loopback Operation                            |                         |
|             | 3.9.7          | IEEE 1149.1 (JTAG) Boundary Scan              |                         |
| 2 4 0       | 3.9.8          | Advanced Features                             |                         |
| 3.10        |                | ation Diagrams                                |                         |
|             | 3.10.1         | 1 11 5                                        |                         |
|             | 3.10.2         | Power Supply & Twisted Pair Interface Diagram |                         |
| Char        | stor 1         | Register Descriptions                         | 20                      |
| -           | oter 4         | 0 1                                           |                         |
| 4.1         |                |                                               |                         |
| 4.2         | 4.2.1          | ry PHY Registers.                             |                         |
|             | 4.2.1          | Basic Control Register                        |                         |
|             | 4.2.2<br>4.2.3 | Basic Status Register                         |                         |
|             | 4.2.3<br>4.2.4 | PHY Identifier 1 Register                     |                         |
|             | 4.2.4          | 1111 IUCIIIIIICI 2 MEGISICI                   |                         |
| SMSC        | LAN8820        | )/LAN8820i 3                                  | Revision 1.1 (06-03-13) |

| Char        | oter 7 I         | Datasheet Revision History                                                                                          | 96 |
|-------------|------------------|---------------------------------------------------------------------------------------------------------------------|----|
| Char<br>6.1 |                  | Package Outline       Package         Package       Package                                                         |    |
|             |                  |                                                                                                                     |    |
| 5.6         |                  | rcuit                                                                                                               |    |
|             | 5.5.7            | JTAG Timing                                                                                                         |    |
|             | 5.5.6            | SMI Timing                                                                                                          |    |
|             | 5.5.5            | RGMII Timing                                                                                                        |    |
|             | 5.5.3<br>5.5.4   | Reset Timing                                                                                                        |    |
|             | 5.5.2<br>5.5.3   | Power-On Reset Timing                                                                                               |    |
|             | 5.5.1<br>5.5.2   | Power Sequence Timing                                                                                               |    |
| 5.5         | AC Spec<br>5.5.1 | Equivalent Test Load.                                                                                               |    |
| 5.4<br>5.5  |                  | ifications                                                                                                          |    |
| 5.3<br>5.4  |                  | ifications                                                                                                          |    |
| 5.2<br>5.3  |                  | onsumption                                                                                                          |    |
| 5.2         |                  | g Conditions**                                                                                                      |    |
| Cnar<br>5.1 |                  | Operational Characteristics         Operational Characteristics           Maximum Ratings*         Maximum Ratings* |    |
| Char        |                  | De sustion al Chave stanistics                                                                                      | 70 |
|             | 4.3.14           | Transmit Packet Counter Low Register                                                                                | 77 |
|             | 4.3.13           | Transmit Packet Counter Mid Register                                                                                |    |
|             | 4.3.12           | Transmit Packet Counter High Register                                                                               |    |
|             | 4.3.11           | Receive Error During Idle Counter Register                                                                          |    |
|             | 4.3.10           | Receive Error During Data Counter Register                                                                          |    |
|             | 4.3.9            | CRC Error Counter Low Register                                                                                      |    |
|             | 4.3.8            | CRC Error Counter Mid Register                                                                                      |    |
|             | 4.3.7            | CRC Error Counter High Register                                                                                     |    |
|             | 4.3.6            | Receive Error-Free Packets Counter Low Register.                                                                    |    |
|             | 4.3.5            | Receive Error-Free Packets Counter Mid Register                                                                     |    |
|             | 4.3.4            | Receive Error-Free Packets Counter High Register                                                                    |    |
|             | 4.3.3            | User Status 2 Register                                                                                              |    |
|             | 4.3.2            | User Status 1 Register                                                                                              |    |
|             | 4.3.1            | Advanced Register Mapping                                                                                           |    |
| 4.3         |                  | d PHY Registers                                                                                                     |    |
|             | 4.2.22           | PHY Special Control / Status Register                                                                               |    |
|             | 4.2.21           | Interrupt Mask Register                                                                                             |    |
|             | 4.2.20           | Interrupt Source Flags Register                                                                                     |    |
|             | 4.2.19           | Control / Status Indications Register                                                                               |    |
|             | 4.2.18           | Advanced Register Read Data Port                                                                                    |    |
|             | 4.2.17           | Advanced Register Address Port                                                                                      |    |
|             | 4.2.16           | Extended Mode Control/Status Register                                                                               | 57 |
|             | 4.2.15           | 10/100 Special Modes Register                                                                                       |    |
|             | 4.2.14           | 10/100 Mode Control/Status Register                                                                                 |    |
|             | 4.2.13           | Link Control Register                                                                                               |    |
|             | 4.2.12           | Extended Status Register                                                                                            |    |
|             | 4.2.11           | Master/Slave Status Register                                                                                        |    |
|             | 4.2.10           | Master/Slave Control Register                                                                                       |    |
|             | 4.2.9            | Auto Negotiation Next Page RX Register                                                                              |    |
|             | 4.2.8            | Auto Negotiation Next Page TX Register                                                                              |    |
|             | 4.2.7            | Auto Negotiation Expansion Register                                                                                 |    |
|             | 4.2.6            | Auto Negotiation Link Partner Ability Register.                                                                     |    |
|             | 4.2.5            | Auto Negotiation Advertisement Register                                                                             | 45 |
|             |                  |                                                                                                                     |    |

# List of Figures

| Figure 1.1  | Internal Block Diagram.                                             | 7 |
|-------------|---------------------------------------------------------------------|---|
| Figure 1.2  | System Level Block Diagram                                          | 8 |
| Figure 2.1  | 56-QFN Pin Assignments (TOP VIEW)                                   | 9 |
| Figure 3.1  | Cable Connection Types: Straight-Through, Crossover, Semi Crossover |   |
| Figure 3.2  | RGMII Mode Configuration Logic                                      | 2 |
| Figure 3.3  | RGMII Modes of Operation                                            | 3 |
| Figure 3.1  | MDIO Timing and Frame Structure - READ Cycle                        | 4 |
| Figure 3.2  | MDIO Timing and Frame Structure - WRITE Cycle                       | 4 |
| Figure 3.1  | Simplified Application Diagram                                      | 7 |
| Figure 3.2  | Power Supply & Twisted Pair Interface Diagram                       | 8 |
| Figure 5.1  | Output Equivalent Test Load                                         | 3 |
| Figure 5.2  | Power Sequence Timing                                               | 4 |
| Figure 5.3  | Power-On Reset Timing                                               | 5 |
| Figure 5.4  | Reset Timing                                                        | 6 |
| Figure 5.5  | RGMII PHY TXC Delay Enabled Timing                                  | 7 |
| Figure 5.6  | RGMII PHY TXC Delay Disabled Timing                                 | 8 |
| Figure 5.7  | RGMII PHY RXC Delay Enabled Timing                                  | 9 |
| Figure 5.8  | RGMII PHY RXC Delay Disabled Timing                                 | 0 |
| Figure 5.9  | SMI Timing                                                          | 1 |
| Figure 5.10 | JTAG Timing                                                         | 2 |
| Figure 6.1  | 56-QFN Package                                                      | 4 |
| Figure 6.2  | 56-QFN Recommended PCB Land Pattern                                 | 5 |

# **List of Tables**

|            | RGMII Interface Pins                                         |    |
|------------|--------------------------------------------------------------|----|
| Table 2.2  | Serial Management Interface (SMI) Pins                       | 11 |
|            | LED & Configuration Pins                                     |    |
| Table 2.4  | Ethernet Pins                                                | 12 |
| Table 2.5  | JTAG Pins                                                    | 13 |
| Table 2.6  | Miscellaneous Pins                                           | 13 |
| Table 2.7  | Power Pins.                                                  | 14 |
| Table 2.8  | 56-QFN Pin Assignments                                       | 15 |
| Table 2.9  |                                                              |    |
| Table 3.1  | Master/Slave Resolution for 1000BASE-T.                      | 19 |
| Table 3.2  | CRS Behavior                                                 | 20 |
| Table 3.3  | Interrupt Management Table                                   | 25 |
| Table 3.4  | Configuration Straps                                         | 28 |
| Table 3.5  | Hardware Connection Determines Configuration Pin Value (CPV) | 29 |
| Table 3.6  | SMI Address Configuration with PAUSE=0                       | 29 |
| Table 3.7  | SMI Address Configuration with PAUSE=1                       | 30 |
| Table 3.8  | Configuring the Mode of Operation                            | 30 |
| Table 3.9  | Register Bits Impacted by the Mode of Operation (MOD)        | 31 |
| Table 3.10 | LED Operation                                                | 32 |
| Table 3.11 | IEEE 1149.1 Op Codes                                         | 35 |
| Table 4.1  | Register Bit Types                                           | 39 |
| Table 4.2  | PHY Control and Status Registers                             | 40 |
| Table 4.3  | Advanced Register Mapping                                    | 64 |
| Table 5.1  | Power Consumption - 1000BASE-T Linked.                       | 79 |
| Table 5.2  | Power Consumption - 100BASE-TX Linked                        | 79 |
| Table 5.3  | Power Consumption - 10BASE-T Linked.                         | 80 |
| Table 5.4  | Power Consumption - Energy Detect                            | 80 |
| Table 5.5  | Power Consumption - Hardware Power Down (PLL Enabled)        | 80 |
| Table 5.6  | Power Consumption - Hardware Power Down (PLL Disabled)       | 80 |
| Table 5.7  | I/O Buffer Characteristics.                                  | 81 |
| Table 5.8  | 1000BASE-T Transceiver Characteristics                       | 81 |
| Table 5.9  | 100BASE-TX Transceiver Characteristics                       | 82 |
| Table 5.10 | 10BASE-T Transceiver Characteristics                         | 82 |
| Table 5.11 | Power Sequence Timing Values                                 | 84 |
| Table 5.12 | Power-On Reset Timing Values                                 | 85 |
| Table 5.13 | Reset Timing Values                                          | 86 |
|            | RGMII PHY TXC Delay Enabled Timing Values                    |    |
| Table 5.15 | RGMII PHY TXC Delay Disabled Timing Values                   | 88 |
| Table 5.16 | RGMII PHY RXC Delay Enabled Timing Values                    | 89 |
| Table 5.17 | RGMII PHY RXC Delay Disabled Timing Values                   | 90 |
| Table 5.18 | SMI Timing Values.                                           | 91 |
|            | JTAG Timing Values                                           |    |
|            | Crystal Specifications                                       |    |
|            | 56-QFN Dimensions                                            |    |
| Table 7.1  | Customer Revision History                                    | 96 |
|            |                                                              |    |

# **Chapter 1 Introduction**

# 1.1 General Description

The SMSC LAN8820/LAN8820i is a low-power 10BASE-T/100BASE-TX/1000BASE-T Gigabit Ethernet physical layer (PHY) transceiver that is fully compliant with the IEEE 802.3 and 802.3ab standards.

The LAN8820/LAN8820i can be configured to communicate with an Ethernet MAC via the standard RGMII interface. It contains a full-duplex transceiver for 1000Mbps operation on four pairs of category 5 or better balanced twisted pair cable. Per IEEE 802.3-2005 standards, all digital interface pins are tolerant to 3.6V.

The LAN8820/LAN8820i is configurable via hardware and software, supporting both IEEE 802.3-2005 compliant and vendor-specific register functions via SMI. The LAN8820/LAN8820i implements Auto-Negotiation to automatically determine the best possible speed and duplex mode of operation. HP Auto-MDIX support allows the use of direct connect or cross-over cables.

An internal block diagram of the LAN8820/LAN8820i is shown in Figure 1.1. A typical system-level diagram is shown in Figure 1.2.



Figure 1.1 Internal Block Diagram



Figure 1.2 System Level Block Diagram

# **Chapter 2 Pin Description and Configuration**



NOTE: Exposed pad (VSS) on bottom of package must be connected to ground

Figure 2.1 56-QFN Pin Assignments (TOP VIEW)

| NUM<br>PINS | NAME                | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                                     |
|-------------|---------------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------|
| 1           | Transmit Data 0     | TXD0   | IS<br>(PD)     | The MAC transmits data to the PHY using this signal.                                                            |
| 1           | Transmit Data 1     | TXD1   | IS<br>(PD)     | The MAC transmits data to the PHY using this signal.                                                            |
| 1           | Transmit Data 2     | TXD2   | IS<br>(PD)     | The MAC transmits data to the PHY using this signal.                                                            |
| 1           | Transmit Data 3     | TXD3   | IS<br>(PD)     | The MAC transmits data to the PHY using this signal.                                                            |
| 1           | Transmit<br>Control | TXCTRL | IS<br>(PD)     | Indicates both the transmit data enable (TXEN) and transmit error (TXER) functions per the RGMII specification. |
| 1           | Transmit Clock      | TXC    | IS<br>(PD)     | Used to latch data from the MAC into the PHY.<br>1000BASE-T: 125MHz<br>100BASE-TX: 25MHz<br>10BASE-T: 2.5MHz    |
| 1           | Receive Data 0      | RXD0   | O6             | The PHY transfers data to the MAC using this signal.                                                            |
| 1           | Receive Data 1      | RXD1   | O6             | The PHY transfers data to the MAC using this signal.                                                            |
| 1           | Receive Data 2      | RXD2   | O6             | The PHY transfers data to the MAC using this signal.                                                            |
| 1           | Receive Data 3      | RXD3   | O6             | The PHY transfers data to the MAC using this signal.                                                            |
| 1           | Receive Control     | RXCTRL | O6             | Indicates both the receive data valid (RXDV) and receive error (RXER) functions per the RGMII specification.    |
| 1           | Receive Clock       | RXC    | O6             | Used to transfer data to the MAC.<br>1000BASE-T: 125MHz<br>100BASE-TX: 25MHz<br>10BASE-T: 2.5MHz                |

| Table 2.1 | RGMII | Interface | Pins |
|-----------|-------|-----------|------|
|-----------|-------|-----------|------|

**Note 2.1** Configuration strap values are latched on hardware reset. Configuration straps are identified by an underlined symbol name. Signals that function as configuration straps must be augmented with an external resistor when connected to a load. Refer to Section 3.8, "Configuration," on page 27 for additional information.

| NUM<br>PINS | NAME                     | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                    |
|-------------|--------------------------|--------|----------------|------------------------------------------------|
| 1           | SMI Clock                | MDC    | IS<br>(PD)     | Serial Management Interface clock.             |
| 1           | SMI Data<br>Input/Output | MDIO   | IS/O8<br>(PU)  | Serial Management Interface data input/output. |

# Table 2.2 Serial Management Interface (SMI) Pins

# Table 2.3 LED & Configuration Pins

| NUM<br>PINS | NAME                                                           | SYMBOL            | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       |
|-------------|----------------------------------------------------------------|-------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | 10BASE-T Link<br>LED Indicator                                 | 10_LED            | O8             | 10BASE-T LED link indication. Refer to Section 3.9.1, "LEDs," on page 31 for additional information.                                                                                                                                                                                                                                                              |
| 1           | Reference<br>Clock Freq.<br>Select<br>Configuration<br>Strap   | <u>REFCLK_SEL</u> | IS<br>(PD)     | This configuration strap is used to select the XI<br>pin's reference clock frequency input. When pulled-<br>up, a 125MHz reference clock is selected. When<br>pulled-down, a 25MHz reference clock is selected.<br>See Note 2.2 for more information on configuration<br>straps. Refer to Section 5.6, "Clock Circuit," on<br>page 93 for additional information. |
|             | 100BASE-TX<br>Link LED<br>Indicator                            | 100_LED           | O8             | 100BASE-TX LED link indication. Refer to Section 3.9.1, "LEDs," on page 31 for additional information.                                                                                                                                                                                                                                                            |
| 1           | Hardware<br>Power Down<br>(HPD) Mode<br>Configuration<br>Strap | HPD_MODE          | IS<br>(PD)     | This configuration strap is used to select the<br>Hardware Power Down (HPD) mode. When pulled-<br>up, the PLL is not disabled when HPD is asserted.<br>When pulled-down, the PLL is disabled when HPD<br>is asserted.                                                                                                                                             |
|             |                                                                |                   |                | Refer to Section 3.7.3, "Hardware Power-Down,"<br>on page 27 for additional information.                                                                                                                                                                                                                                                                          |
|             |                                                                |                   |                | See Note 2.2 for more information on configuration straps.                                                                                                                                                                                                                                                                                                        |
|             | 1000BASE-T<br>Link LED<br>Indicator                            | 1000_LED          | O8             | 1000BASE-T LED link indication. Refer to Section 3.9.1, "LEDs," on page 31 for additional information.                                                                                                                                                                                                                                                            |
| 1           | RGMII ID Mode<br>Enable<br>Configuration<br>Strap              | RGMII_ID_MODE     | IS<br>(PD)     | This configuration strap is used to configure the RGMII PHY TXC/RXC delay enable bit defaults. When pulled-up, the RGMII PHY TXC/RXC delays are enabled by default. When pulled-down, the RGMII PHY TXC/RXC delays are disabled be default.                                                                                                                       |
|             |                                                                |                   |                | Refer to Section 3.3, "RGMII Interface," on page 22 for more information. See Note 2.2 for more information on configuration straps.                                                                                                                                                                                                                              |

| NUM<br>PINS | NAME                     | SYMBOL  | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                |
|-------------|--------------------------|---------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | Configuration<br>Input 0 | CONFIG0 | IS<br>(PD)     | This pin sets the PHYADD[1:0] bits of the 10/100<br>Special Modes Register on reset or power-up. It<br>must be connected to VSS, 100_LED, 1000_LED,<br>or VDD25IO. Refer to Section 3.8.1.2,<br>"CONFIG[3:0] Configuration Pins," on page 28 for<br>additional information.                                                                |
| 1           | Configuration<br>Input 1 | CONFIG1 | IS<br>(PD)     | This pin sets the PAUSE bit of the Auto Negotiation<br>Advertisement Register and PHYADD [2] bit of the<br>10/100 Special Modes Register on reset or power-<br>up. It must be connected to VSS, 100_LED,<br>1000_LED, or VDD25IO. Refer to Section 3.8.1.2,<br>"CONFIG[3:0] Configuration Pins," on page 28 for<br>additional information. |
| 1           | Configuration<br>Input 2 | CONFIG2 | IS<br>(PD)     | This pin sets the MOD[1:0] bits of the Extended<br>Mode Control/Status Register on reset or power-<br>up. It must be connected to VSS, 100_LED,<br>1000_LED, or VDD25IO. Refer to Section 3.8.1.2,<br>"CONFIG[3:0] Configuration Pins," on page 28 for<br>additional information.                                                          |
| 1           | Configuration<br>Input 3 | CONFIG3 | IS<br>(PD)     | This pin sets the CLK125DIS bit and MOD[3] bit of<br>the Extended Mode Control/Status Register on<br>reset or power-up. It must be connected to VSS,<br>100_LED, 1000_LED, or VDD25IO. Refer to<br>Section 3.8.1.2, "CONFIG[3:0] Configuration Pins,"<br>on page 28 for additional information.                                            |

# Table 2.3 LED & Configuration Pins (continued)

**Note 2.2** Configuration strap values are latched on hardware reset. Configuration straps are identified by an underlined symbol name. Signals that function as configuration straps must be augmented with an external resistor when connected to a load. Refer to Section 3.8, "Configuration," on page 27 for additional information.

| NUM PINS | NAME                                       | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                          |
|----------|--------------------------------------------|--------|----------------|--------------------------------------|
| 1        | Ethernet<br>TX/RX<br>Positive<br>Channel 0 | TR0P   | AIO            | Transmit/Receive Positive Channel 0. |
| 1        | Ethernet<br>TX/RX<br>Negative<br>Channel 0 | TRON   | AIO            | Transmit/Receive Negative Channel 0. |
| 1        | Ethernet<br>TX/RX<br>Positive<br>Channel 1 | TR1P   | AIO            | Transmit/Receive Positive Channel 1. |
| 1        | Ethernet<br>TX/RX<br>Negative<br>Channel 1 | TR1N   | AIO            | Transmit/Receive Negative Channel 1. |

# Table 2.4 Ethernet Pins

| NUM PINS | NAME                                       | SYMBOL   | BUFFER<br>TYPE | DESCRIPTION                                                                                |
|----------|--------------------------------------------|----------|----------------|--------------------------------------------------------------------------------------------|
| 1        | Ethernet<br>TX/RX<br>Positive<br>Channel 2 | TR2P     | AIO            | Transmit/Receive Positive Channel 2.                                                       |
| 1        | Ethernet<br>TX/RX<br>Negative<br>Channel 2 | TR2N     | AIO            | Transmit/Receive Negative Channel 2.                                                       |
| 1        | Ethernet<br>TX/RX<br>Positive<br>Channel 3 | TR3P     | AIO            | Transmit/Receive Positive Channel 3.                                                       |
| 1        | Ethernet<br>TX/RX<br>Negative<br>Channel 3 | TR3N     | AIO            | Transmit/Receive Negative Channel 3.                                                       |
| 1        | External PHY<br>Bias Resistor              | ETHRBIAS | AI             | Used for the internal bias circuits. Connect to an external 8.06K 1.0% resistor to ground. |

 Table 2.4 Ethernet Pins (continued)

# Table 2.5 JTAG Pins

| NUM PINS | NAME                     | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                  |
|----------|--------------------------|--------|----------------|----------------------------------------------------------------------------------------------|
| 1        | JTAG Test<br>Data Out    | TDO    | O8             | JTAG (IEEE 1149.1) data output.                                                              |
| 1        | JTAG Test<br>Data Input  | TDI    | IS<br>(PU)     | JTAG (IEEE 1149.1) data input.<br><b>Note:</b> When not used, tie this pin to VDD25IO.       |
| 1        | JTAG Test<br>Clock       | тск    | IS<br>(PD)     | JTAG (IEEE 1149.1) test clock.<br><b>Note:</b> When not used, tie this pin to VSS.           |
| 1        | JTAG Test<br>Mode Select | TMS    | IS<br>(PU)     | JTAG (IEEE 1149.1) test mode select.<br><b>Note:</b> When not used, tie this pin to VDD25IO. |

# Table 2.6 Miscellaneous Pins

| NUM PINS | NAME          | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                                                                                   |
|----------|---------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | Crystal Input | XI     | ICLK           | External 25 MHz crystal input.                                                                                                                                                                                                                |
| 1        |               |        |                | Note: This pin can also be driven by a 25 MHz<br>or 125 MHz single-ended clock<br>oscillator. When this method is used,<br>XO should be left unconnected. Refer to<br>Section 5.6, "Clock Circuit," on page 93<br>for additional information. |

| NUM PINS | NAME                   | SYMBOL | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                                   |
|----------|------------------------|--------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | Crystal<br>Output      | XO     | OCLK           | External 25 MHz crystal output.                                                                                                                                               |
| 1        | System Reset           | nRESET | IS<br>(PU)     | This active-low pin allows external hardware to reset the device.                                                                                                             |
| 1        | Interrupt<br>Request   | IRQ    | O6             | Programmable interrupt request.<br><b>Note:</b> When used, this pin requires an external 4.7K pull-up resistor.                                                               |
| 1        | Hardware<br>Power Down | HPD    | IS<br>(PD)     | When asserted, this pin places the device into<br>Hardware Power Down (HPD) mode. Refer to<br>Section 3.7.3, "Hardware Power-Down," on<br>page 27 for additional information. |
| 1        | No Connect             | NC     | -              | This pin must be left floating for normal device operation.                                                                                                                   |

# Table 2.6 Miscellaneous Pins (continued)

# Table 2.7 Power Pins

| NUM PINS | NAME                                                                | SYMBOL    | BUFFER<br>TYPE | DESCRIPTION                                                                                                                                                   |
|----------|---------------------------------------------------------------------|-----------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4        | +2.5V<br>I/O Power<br>Supply Input                                  | VDD25IO   | Р              | +2.5V I/O power.<br>Refer to Section 3.10, "Application Diagrams," on<br>page 37 and the LAN8820/LAN8820i reference<br>schematics for connection information. |
| 6        | Digital Core<br>+1.2V Power<br>Supply Input                         | VDD12CORE | Р              | Refer to Section 3.10, "Application Diagrams," on page 37 and the LAN8820/LAN8820i reference schematics for connection information.                           |
| 4        | Ethernet<br>+1.2V Port<br>Power Supply<br>Input For<br>Channels 0-3 | VDD12A    | Ρ              | Refer to Section 3.10, "Application Diagrams," on page 37 and the LAN8820/LAN8820i reference schematics for connection information.                           |
| 1        | Ethernet<br>+1.2V Bias<br>Power Supply<br>Input                     | VDD12BIAS | Р              | Refer to Section 3.10, "Application Diagrams," on page 37 and the LAN8820/LAN8820i reference schematics for connection information.                           |
| 1        | Ethernet PLL<br>+1.2V Power<br>Supply Input                         | VDD12PLL  | Р              | Refer to Section 3.10, "Application Diagrams," on page 37 and the LAN8820/LAN8820i reference schematics for connection information.                           |
| Note 2.3 | Ground                                                              | VSS       | Р              | Common Ground                                                                                                                                                 |

Note 2.3 Exposed pad on package bottom (Figure 2.1).

| PIN<br>NUM | PIN NAME                                | PIN<br>NUM | PIN NAME  | PIN<br>NUM | PIN NAME                          | PIN<br>NUM | PIN NAME  |
|------------|-----------------------------------------|------------|-----------|------------|-----------------------------------|------------|-----------|
| 1          | TDI                                     | 15         | HPD       | 29         | TXC                               | 43         | TR0N      |
| 2          | ТСК                                     | 16         | nRESET    | 30         | VDD12CORE                         | 44         | TR0P      |
| 3          | TMS                                     | 17         | IRQ       | 31         | 1000_LED/<br><u>RGMII_ID_MODE</u> | 45         | VDD12A    |
| 4          | TDO                                     | 18         | RXC       | 32         | 100_LED/<br><u>HPD_MODE</u>       | 46         | TR1N      |
| 5          | XI                                      | 19         | VDD25IO   | 33         | 10_LED/<br><u>REFCLK_SEL</u>      | 47         | TR1P      |
| 6          | ХО                                      | 20         | VDD12CORE | 34         | CONFIG3                           | 48         | VDD12A    |
| 7          | VDD25IO                                 | 21         | NC        | 35         | CONFIG2                           | 49         | VDD12BIAS |
| 8          | VDD12CORE                               | 22         | TXD3      | 36         | VDD12CORE                         | 50         | VDD12PLL  |
| 9          | RXD0                                    | 23         | VDD12CORE | 37         | VDD25IO                           | 51         | TR2N      |
| 10         | RXD1                                    | 24         | VDD25IO   | 38         | CONFIG1                           | 52         | TR2P      |
| 11         | RXD2                                    | 25         | TXD2      | 39         | CONFIG0                           | 53         | VDD12A    |
| 12         | RXD3                                    | 26         | TXD1      | 40         | MDC                               | 54         | TR3N      |
| 13         | VDD12CORE                               | 27         | TXD0      | 41         | MDIO                              | 55         | TR3P      |
| 14         | RXCTRL                                  | 28         | TXCTRL    | 42         | ETHRBIAS                          | 56         | VDD12A    |
|            | EXPOSED PAD<br>MUST BE CONNECTED TO VSS |            |           |            |                                   |            |           |

# Table 2.8 56-QFN Pin Assignments

# 2.1 Buffer Types

#### **BUFFER TYPE** DESCRIPTION IS Schmitt-triggered input 06 Output with 6mA sink and 6mA source 08 Output with 8mA sink and 8mA source 50uA (typical) internal pull-up. Unless otherwise noted in the pin description, internal pull-PU ups are always enabled. Note: Internal pull-up resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled high, an external resistor must be added. PD 50uA (typical) internal pull-down. Unless otherwise noted in the pin description, internal pull-downs are always enabled. Note: Internal pull-down resistors prevent unconnected inputs from floating. Do not rely on internal resistors to drive signals external to the device. When connected to a load that must be pulled low, an external resistor must be added. AI Analog input AIO Analog bi-directional ICLK Crystal oscillator input pin OCLK Crystal oscillator output pin Ρ Power pin

#### Table 2.9 Buffer Types

**Note:** The digital signals are not 5V tolerant. Refer to Section 5.1, "Absolute Maximum Ratings\*," on page 78 for additional buffer information.

# **Chapter 3 Functional Description**

This chapter provides functional descriptions of the various device features. These features have been categorized into the following sections:

- Auto-negotiation
- HP Auto-MDIX
- RGMII Interface
- Serial Management Interface (SMI)
- Interrupt Management
- Resets
- Power-Down modes
- Configuration
- Miscellaneous Functions
- Application Diagrams

# 3.1 Auto-negotiation

The purpose of the auto-negotiation function is to automatically configure the PHY to the optimum link parameters based on the capabilities of its link partner. Auto-negotiation is a mechanism for exchanging configuration information between two link-partners and automatically selecting the highest performance mode of operation supported by both sides. Auto-negotiation is fully defined in clause 28 and clause 40 of the IEEE 802.3 specification.

Once auto-negotiation has completed, information about the resolved link can be passed back to the controller via the integrated Serial Management Interface (SMI). The results of the negotiation process are reflected in the Speed Indication field of the PHY Special Control / Status Register as well as the Auto Negotiation Link Partner Ability Register.

The advertised capabilities of the PHY are stored in Auto Negotiation Advertisement Register. The defaults advertised by the device are determined as described in Section 3.8.1.2.2, "Configuring the Mode of Operation (CONFIG[3:2])," on page 30.

The auto-negotiation protocol is a purely physical layer activity and proceeds independently of the MAC controller. When enabled, auto-negotiation is started by the occurrence of one of the following events:

- Hardware reset
- Software reset
- Power-down reset
- Link status down
- Setting the Restart Auto-Negotiate bit of the Basic Control Register

On detection of one of these events, the device begins auto-negotiation by transmitting bursts of Fast Link Pulses (FLP). The data transmitted by an FLP burst is known as a "Link Code Word." This exchange of information allows link partners to determine the Highest Common Ability (HCD).

Once a capability match has been determined, the link code words are repeated with the acknowledge bit set. Any difference in the main content of the link code words at this time will cause auto-negotiation to re-start. Auto-negotiation will also re-start if all of the required FLP bursts are not received.

Writing the 100BASE-TX Full Duplex, 100BASE-TX, 10BASE-T Full Duplex, and 10BASE-T bits of the Auto Negotiation Advertisement Register allows software control of the advertised capabilities.



However, writing the Auto Negotiation Advertisement Register does not automatically re-start autonegotiation. The Restart Auto-Negotiate bit of the Basic Control Register must be set before the new abilities will be advertised. Auto-negotiation can also be disabled via software by clearing the Auto-Negotiation Enable bit of the Basic Control Register.

Auto-Negotiation also resolves the Master/Slave clocking relationship between two PHYs for a 1000BASE-T link. Refer to Section 3.1.4, "Master/Slave," on page 18 for additional information.

# 3.1.1 Restarting Auto-negotiation

Auto-negotiation can be restarted at any time by using the Restart Auto-Negotiate bit of the Basic Control Register. Auto-negotiation will also re-start if the link is broken at any time. A broken link is caused by signal loss. This may occur because of a cable break, or because of an interruption in the signal transmitted by the Link Partner. Auto-negotiation resumes in an attempt to determine the new link configuration.

If the management entity restarts Auto-negotiation by writing to the Restart Auto-Negotiate bit, the device will respond by stopping all transmission/receiving operations. Auto-negotiation will restart after approximately 1200 mS. The Link Partner will have also dropped the link and will resume auto-negotiation.

# 3.1.2 Disabling Auto-negotiation

Auto-negotiation can be disabled via software by clearing the Auto-Negotiation Enable bit of the Basic Control Register. The device will then force its speed of operation to reflect the information in the Speed Select[1], Speed Select[0], and Duplex Mode bits of the Basic Control Register. These bits are ignored when auto-negotiation is enabled.

# 3.1.3 Parallel Detection

If the LAN8820/LAN8820i is connected to a device lacking the ability to auto-negotiate (i.e., no FLPs are detected), it is able to determine the speed of the link based on either 100M MLT-3 symbols or 10M Normal Link Pulses. In this case, the link is presumed to be half-duplex per the IEEE standard. This ability is known as "Parallel Detection". This feature ensures inter operability with legacy link partners.

The Ethernet MAC has access to information regarding parallel detect via the Auto Negotiation Expansion Register. If a link is formed via parallel detection, the Link Partner Auto-Negotiation Able bit of the Auto Negotiation Expansion Register is cleared to indicate that the Link Partner is not capable of auto-negotiation. If a fault occurs during parallel detection, the Parallel Detection Fault bit of this register is set.

The Auto Negotiation Link Partner Ability Register is updated with information from the link partner which is coded in the received FLPs. If the Link Partner is not auto-negotiation capable, then the Auto Negotiation Link Partner Ability Register is updated after completion of parallel detection to reflect the speed capability of the Link Partner.

Parallel detect cannot be used to establish Gigabit Ethernet links because echo cancellation and signal recovery on a Gigabit Ethernet link requires resolution of the Master/Slave clock relationship, which requires the exchange of FLPs.

# 3.1.4 Master/Slave

In 1000BASE-T, one of the two link partner devices must be configured as Master and the other as Slave. The Master device transmits data using the local clock, while the Slave device uses the clock recovered from incoming data.

The Master and Slave assignments are set using the configuration pins as described in Section 3.8.1.2.2, "Configuring the Mode of Operation (CONFIG[3:2])," on page 30 or by using the Master/Slave Manual Config Enable and Master/Slave Manual Config Value bits of the Master/Slave



Control Register. If both the link partner and the local device are manually given the same Master/Slave assignment, an error will be indicated in the Master/Slave Configuration Fault bit of the Master/Slave Status Register.

Depending on the link partner configuration, the manual Master/Slave mode can be resolved to sixteen possible outcomes, as shown in Table 3.1.

| LAN8820/LAN8820I<br>ADVERTISEMENT | LINK PARTNER<br>ADVERTISEMENT | LAN8820/LAN8820I RESULT     | LINK PARTNER RESULT         |
|-----------------------------------|-------------------------------|-----------------------------|-----------------------------|
| Single-Port                       | Single-Port                   | M/S resolved by random seed | M/S resolved by random seed |
| Single-Port                       | Multi-Port                    | Slave                       | Master                      |
| Single-Port                       | Manual Master                 | Slave                       | Master                      |
| Single-Port                       | Manual Slave                  | Master                      | Slave                       |
| Multi-Port                        | Single-Port                   | Master                      | Slave                       |
| Multi-Port                        | Multi-Port                    | M/S resolved by random seed | M/S resolved by random seed |
| Multi-Port                        | Manual Master                 | Slave                       | Master                      |
| Multi-Port                        | Manual Slave                  | Master                      | Slave                       |
| Manual Master                     | Single-Port                   | Master                      | Slave                       |
| Manual Master                     | Multi-Port                    | Master                      | Slave                       |
| Manual Master                     | Manual Master                 | No Link                     | No Link                     |
| Manual Master                     | Manual Slave                  | Master                      | Slave                       |
| Manual Slave                      | Single-Port                   | Slave                       | Master                      |
| Manual Slave                      | Multi-Port                    | Slave                       | Master                      |
| Manual Slave                      | Manual Master                 | Slave                       | Master                      |
| Manual Slave                      | Manual Slave                  | No Link                     | No Link                     |

| Table 3.1 | Master/Slave | Resolution   | for 1000BASE-T |
|-----------|--------------|--------------|----------------|
|           | master/olave | 1.CSOIULIOII |                |

# 3.1.5 Manual Operation

The device supports a manual (forced) operation for test purposes. In manual operation, the user sets the link speed (10Mbps or 100Mbps) and the duplex state (full or half).

Auto-negotiation must be disabled in order to manually configure the speed and the duplex. This may be accomplished using the configuration pins, as described in Section 3.8.1.2.2, "Configuring the Mode of Operation (CONFIG[3:2])," on page 30, or by using the Basic Control Register register as described in Section 3.1.2, "Disabling Auto-negotiation," on page 18. For 10BASE-T and 100BASE-TX, the link state of the device is determined by the Speed Select[1], Speed Select[0], and Duplex Mode bits of the Basic Control Register. Manual operation at a link speed of 1000Mbps is not supported.

# 3.1.6 Half vs. Full-Duplex

Half-duplex operation relies on the CSMA/CD (Carrier Sense Multiple Access / Collision Detect) protocol to handle network traffic and collisions. In this mode, the internal carrier sense signal, CRS, responds to both transmit and receive activity. If data is received while the PHY is transmitting, a collision results.

In full-duplex mode, the PHY is able to transmit and receive data simultaneously and collision detection is disabled. In this mode, the internal CRS responds only to receive activity. In 10BASE-T and 100BASE-T mode, CRS is redefined to respond only to received activity. In 1000BASE-T, CRS is disabled.

Table 3.2 describes the behavior of the internal CRS bit under all receive/transmit conditions.

| MODE             | SPEED    | DUPLEX      | ΑCTIVITY     | CRS BEHAVIOR<br>(Note 3.1) |
|------------------|----------|-------------|--------------|----------------------------|
| Manual           | 10 Mbps  | Half-Duplex | Transmitting | Active                     |
| Manual           | 10 Mbps  | Half-Duplex | Receiving    | Active                     |
| Manual           | 10 Mbps  | Full-Duplex | Transmitting | Low                        |
| Manual           | 10 Mbps  | Full-Duplex | Receiving    | Active                     |
| Manual           | 100 Mbps | Half-Duplex | Transmitting | Active                     |
| Manual           | 100 Mbps | Half-Duplex | Receiving    | Active                     |
| Manual           | 100 Mbps | Full-Duplex | Transmitting | Low                        |
| Manual           | 100 Mbps | Full-Duplex | Receiving    | Active                     |
| Auto-Negotiation | 10 Mbps  | Half-Duplex | Transmitting | Active                     |
| Auto-Negotiation | 10 Mbps  | Half-Duplex | Receiving    | Active                     |
| Auto-Negotiation | 10 Mbps  | Full-Duplex | Transmitting | Low                        |
| Auto-Negotiation | 10 Mbps  | Full-Duplex | Receiving    | Active                     |
| Auto-Negotiation | 100 Mbps | Half-Duplex | Transmitting | Active                     |
| Auto-Negotiation | 100 Mbps | Half-Duplex | Receiving    | Active                     |
| Auto-Negotiation | 100 Mbps | Full-Duplex | Transmitting | Low                        |
| Auto-Negotiation | 100 Mbps | Full-Duplex | Receiving    | Active                     |

#### Table 3.2 CRS Behavior

**Note 3.1** The internal CRS signal operates in two modes: Active and Low. When in Active mode, the internal CRS will transition high and low upon line activity, where a high value indicates a carrier has been detected. In Low mode, the internal CRS stays low and does not indicate carrier detection.

# 3.2 HP Auto-MDIX

HP Auto-MDIX facilitates the use of CAT-5 (100BASE-T) media UTP interconnect cable without consideration of interface wiring scheme. If a user plugs in either a direct connect LAN cable, or a cross-over patch cable, as shown in Figure 3.1, the Auto-MDIX PHY is capable of configuring the twisted pair pins for correct transceiver operation.

The internal logic of the device detects the TX and RX pins of the connecting device. It can automatically re-assign channel 0 and 1 if required to establish a link. In 1000BASE-T mode, it can re-assign channel 2 and 3. Crossover resolution precedes the actual auto-negotiation process that involves exchange of FLPs to advertise capabilities. Automatic MDI/MDIX is described in IEEE 802.3ab Clause 40, section 40.8.2. Since the RX and TX line pairs are interchangeable, special PCB design

considerations are needed to accommodate the symmetrical magnetics and termination of an Auto-MDIX design.

Auto-MDIX is enabled by default, and can be disabled by the Auto MDIX Disable bit in the 10/100 Mode Control/Status Register. When Auto-MDIX is disabled, the TX and RX pins can be configured manually by the MDI/MDI-X 0:1 and MDI/MDI-X 2:3 bits in the Extended Mode Control/Status Register.

The device includes an advanced crossover resolution capability called Semi Crossover. This is an extension to HP Auto-MDIX that corrects for a cable with only two pairs crossed. If Semi Crossover is enabled, after the device has attempted to establish a link with all four signal pairs normal or crossed, it will attempt to establish a link with pairs 2/3 switched and 0/1 straight, and then with pairs 0/1 switched and pairs 2/3 straight. The Semi Crossover is enabled by default, and can be disabled by the Semi Crossover Enable bit in the 10/100 Mode Control/Status Register.

After resolution of crossed pairs is complete, using either HP Auto-MDIX or the Semi Crossover function, the MDI/MDI-X status is reported through the XOVER Resolution 0:1 and XOVER Resolution 2:3 bits of the User Status 2 Register.





# 3.2.1 Required Ethernet Magnetics

The magnetics selected for use with the device should be an Auto-MDIX style magnetic available from several vendors. Refer to SMSC Application Note 8.13 "Suggested Magnetics" for the latest qualified and suggested magnetics. Vendors and part numbers are provided in this application note.

# 3.3 **RGMII Interface**

The device communicates with an external MAC using the Reduced Gigabit Media Independent Interface (RGMII). The RGMII is compliant with the RGMII standard, and provides support for 1000BASE-T, 100BASE-TX, or 10BASE-T operation.

The RGMII consists of the RXC, RXD[3:0], RXCTRL, TXC, TXD[3:0] and TXCTRL signals. All transmission related signals, TXC, TXD[3:0] and TXCTRL, are generated by the MAC. The TXC transmit clock is used to synchronize the TXD[3:0] data and TXCTRL control signals. All reception related signals, RXC, RXD[3:0] and RXCTRL, are generated by the device. The RXC receive clock is used to synchronic the RXD[3:0] data and RXCTRL control signals.

The RGMII interface supports both Version 1.3 and Version 2.0 of the RGMII specification. Version 1.3 of the RGMII Specification requires a 1.5 to 2ns clock delay via a PCB trace delay. Version 2.0 of the RGMII Specification introduces the option of an on-chip Internal Delay (ID). These distinct RGMII modes of operation are referred to as "Non-ID Mode" and "ID Mode", respectively, throughout the document. Refer to the RGMII specification for additional details.

In addition to the standard Non-ID and ID modes of operation, the device supports a hybrid mode of operation, for a total of 3 RGMII modes. These modes are summarized below:

- <u>Non-ID Mode</u> Per the RGMII specification, no internal delay is generated at the MAC or the device(PHY). External PCB trace delays are required to meet RGMII timing requirements.
- <u>ID Mode</u> Per the RGMII specification, an internal delay is generated on TXC at the MAC, and an ID is generated on RXC at the device(PHY). No PCB trace delay is required.
- <u>Hybrid Mode</u> In this mode, the device(PHY) will generate an ID on both TXC and RXC. This
  mode may be used to eliminate the PCB trace delay requirement when utilizing a non-ID MAC.

The RGMII mode is configured via the RGMII PHY TXC Delay Enable and RGMII PHY RXC Delay Enable bits of the Control / Status Indications Register (29.[9:8]). The default values of these bits are configured via the <u>RGMII ID MODE</u> configuration strap. Figure 3.2 details the RGMII mode configuration logic. For additional information on the <u>RGMII ID MODE</u> configuration strap, refer to Section 3.8.1.1, "Configuration Straps," on page 28.



Figure 3.2 RGMII Mode Configuration Logic



The various RGMII modes and their corresponding configuration settings are summarized in Figure 3.3.



Figure 3.3 RGMII Modes of Operation

**Note:** Strapping <u>RGMII\_ID\_MODE</u> high sets the device into Hybrid Mode. In order to set the device into ID Mode, the <u>RGMII PHY TXC Delay Enable</u> and <u>RGMII PHY RXC Delay Enable</u> bits of the <u>Control</u> / <u>Status Indications Register</u> (27.[9:8]) must be configured via software to 01b.

Timing information for the RGMII interface is provided in Section 5.5, "AC Specifications," on page 83. For additional information on the RGMII interface, refer to the RGMII specification.

# 3.3.1 MII Isolate Mode

The device may be configured to electrically isolate the RGMII pins by setting the Isolate bit of the Basic Control Register. In this mode, all MAC data interface output pins are HIGH and all MAC data interface input pins are ignored. In this mode, the SMI interface is kept active, allowing the MAC to access the SMI registers and generate interrupts. All MDI operations are halted while in isolate mode.

# 3.4 Serial Management Interface (SMI)

The Serial Management Interface is used to control the device and obtain its status. This interface supports the standard PHY registers required by Clause 22 of the 802.3 standard, as well as "vendor-specific" registers allowed by the specification. Non-supported registers (such as 11 to 14) will be read as hexadecimal "FFFF". Device registers are detailed in Chapter 4, "Register Descriptions," on page 39.

At the system level, SMI provides 2 signals: MDIO and MDC. The MDC signal is an aperiodic clock provided by the station management controller (SMC). MDIO is a bi-directional data SMI input/output signal that receives serial data (commands) from the controller SMC and sends serial data (status) to the SMC. The minimum time between edges of the MDC is 160 ns. There is no maximum time between edges. The minimum cycle time (time between two consecutive rising or two consecutive falling edges) is 400 ns. These modest timing requirements allow this interface to be easily driven by the I/O port of a microcontroller.

The data on the MDIO line is latched on the rising edge of the MDC. The frame structure and timing of the data is shown in Figure 3.1 and Figure 3.2. The timing relationships of the MDIO signals are further described in Section 5.5.6, "SMI Timing," on page 91.



Figure 3.1 MDIO Timing and Frame Structure - READ Cycle



Figure 3.2 MDIO Timing and Frame Structure - WRITE Cycle

# 3.5 Interrupt Management

The device supports multiple interrupt capabilities which are not a part of the IEEE 802.3 specification. An active low asynchronous interrupt signal may be generated on the IRQ pin when selected events are detected, as configured by the Interrupt Mask Register.

To set an interrupt, the corresponding mask bit in the Interrupt Mask Register must be set (see Table 3.3). When the associated event occurs, the IRQ pin will be asserted. When the corresponding event to deassert IRQ is true, the IRQ pin will be deasserted. All interrupts are masked following a reset.

**Note:** Table 3.3 utilizes register index and bit number referencing in lieu of individual names. For example, "30.10" is used to reference bit 10 (transmitter elastic buffer overflow interrupt enable) of the Interrupt Mask Register (register index 30).

| MASK     | INTERRU  | JPT SOURCE FLAG                         | INTER  | RUPT SOURCE                 | EVENT TO<br>ASSERT IRQ                  | EVENT TO<br>DEASSERT IRQ                                                                                  |
|----------|----------|-----------------------------------------|--------|-----------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------|
| 30.15:11 | 29.15:11 | RESERVED                                | -NA-   | -NA-                        | -NA-                                    | -NA-                                                                                                      |
| 30.10    | 29.10    | Transmitter Elastic<br>Buffer Overflow  | -NA-   | -NA-<br>(Note 3.3)          | Transmitter Elastic<br>Buffer Overflow  | Overflow condition resolved                                                                               |
| 30.9     | 29.9     | Transmitter Elastic<br>Buffer Underflow | -NA-   | -NA-<br>(Note 3.3)          | Transmitter Elastic<br>Buffer Underflow | Underflow condition resolved                                                                              |
| 30.8     | 29.8     | Idle Error Count<br>Overflow            | 10.7:0 | Idle Error Count            | Idle Error Count<br>Overflow            | Reading register 10                                                                                       |
| 30.7     | 29.7     | ENERGYON                                | 17.1   | ENERGYON                    | Rising 17.1<br>(Note 3.2)               | Falling 17.1 or<br>Reading register 29                                                                    |
| 30.6     | 29.6     | Auto-Negotiation complete               | 1.5    | Auto-Negotiate<br>Complete  | Rising 1.5                              | Falling 1.5 or<br>Reading register 29                                                                     |
| 30.5     | 29.5     | Remote Fault<br>Detected                | 1.4    | Remote Fault                | Rising 1.4                              | Falling 1.4, or<br>Reading register 1 or<br>Reading register 29                                           |
| 30.4     | 29.4     | Link Down                               | 1.2    | Link Status                 | Falling 1.2                             | Reading register 1 or<br>Reading register 29                                                              |
| 30.3     | 29.3     | RESERVED                                | -NA-   | -NA-                        | -NA-                                    | -NA-                                                                                                      |
| 30.2     | 29.2     | Parallel Detection<br>Fault             | 6.4    | Parallel<br>Detection Fault | Rising 6.4                              | Falling 6.4 or<br>Reading register 6, or<br>Reading register 29 or<br>Re-AutoNegotiate or<br>Link down    |
| 30.1     | 29.1     | Auto-Negotiation<br>Page Received       | 6.1    | Page Received               | Rising 6.1                              | Falling of 6.1 or<br>Reading register 6, or<br>Reading register 29<br>Re-auto-negotiate, or<br>Link Down. |

# Table 3.3 Interrupt Management Table

Note 3.2 The ENERGYON bit of the 10/100 Mode Control/Status Register (17.1) defaults to "1" after a hardware reset. If no energy is detected before 256mS, the ENERGYON bit will be cleared. When ENERGYON is "0" and energy is detected, due to the establishment of a valid link or the PHY auto-negotiation moving past the ability detect state, the ENERGYON bit will be set and the INT7 bit of the Interrupt Source Flags Register will assert. If ENERGYON is set and the energy is removed, the INT7 bit will assert. The ENERGYON bit will clear 256mS after the interrupt. If the PHY is in manual mode, INT7 will be asserted 256mS after the link is broken. If the PHY is auto-negotiating, INT7 will be asserted 256mS



after the PHY returns to the ability detect state (maximum of 1.5S after the link is broken). To prevent an unexpected assertion of IRQ, the ENERGYON interrupt mask (INT7\_EN) should always be cleared as part of the ENERGYON interrupt service routine.

**Note 3.3** The transmitter FIFO depth can be adjusted via the Transmitter FIFO Depth field of the Extended Mode Control/Status Register (19.10:9).

# 3.6 Resets

The device provides the following chip-level reset sources:

- Hardware Reset (nRESET)
- Software Reset
- Power-Down Reset

# 3.6.1 Hardware Reset (nRESET)

A hardware reset will occur when the system reset nRESET input pin is driven low. When nRESET is asserted, it must be held low for the minimum time specified in Section 5.5.3, "Power-On Reset Timing," on page 85 to ensure proper reset to the PHY. Following a hardware reset, the device resets the device registers and relatches the configuration straps and CONFIG[3:0] pins.

**Note:** A hardware reset (nRESET assertion) is required following power-up. Refer to Section 5.5.3, "Power-On Reset Timing," on page 85 for additional information.

# 3.6.2 Software Reset

A software reset is initiated by writing a '1' to the PHY Soft Reset (RESET) bit of the Basic Control Register. This self-clearing bit will return to '0' after approximately 256µs, at which time the PHY reset is complete. This reset initializes the logic within the PHY, with the exception of register bits marked as "NASR" (Not Affected by Software Reset).

Following a software reset, the device configuration is reloaded from the register bit values, and not from the configuration straps and CONFIG[3:0] pins. The device does not relatch the hardware configuration settings. For example, if the device is powered up and a configuration strap is changed from its initial power up state, a software reset will not load the new strap setting.

# 3.6.3 Power-Down Reset

A power-down reset is automatically activated when the device comes out of the power-down mode. During power-down, the registers are not reset. Configuration straps and CONFIG[3:0] pins are not latched as a result of a power-down reset. The power-down reset is internally extended by 256 µs after exiting the power-down mode to allow the PLLs to stabilize before the logic is released from reset. Refer to Section 3.7, "Power-Down modes," on page 27 for details on the various power-down modes.

# 3.7 Power-Down modes

The device supports 3 power-down modes:

- General Power-Down
- Energy Detect Power-Down
- Hardware Power-Down

# 3.7.1 General Power-Down

This power-down mode is controlled by the Power Down bit of the Basic Control Register. In this mode, the entire device is powered-down except for the serial management interface. The device remains in the general power-down mode while Power Down is set. When Power Down is cleared, the device powers up and is automatically reset (via a Power-Down Reset). For maximum power savings, auto-negotiation should be disabled before enabling the general power-down mode.

# 3.7.2 Energy Detect Power-Down

This power-down mode is controlled by the EDPWRDOWN bit of the 10/100 Mode Control/Status Register. In this mode, when no energy is present on the line, nothing is transmitted and the device is powered-down except for the management interface, the SQUELCH circuit and the ENERGYON logic.

The ENERGYON bit in the 10/100 Mode Control/Status Register is asserted when there is valid energy from the line (100BASE-TX, 10BASE-T, or Auto-Negotiation signals) and the PHY powers-up. It automatically resets itself into the previous state prior to power-down, and stays in active mode as long as energy exists on the line. If the ENGERGYON interrupt is enabled (INT7\_EN of the Interrupt Mask Register), IRQ is asserted.

Note: The first and possibly second packet to activate ENERGYON may be lost.

# 3.7.3 Hardware Power-Down

This power-down mode is controlled by the HPD pin. In this mode, the entire device is powered-down except for the serial management interface. The <u>HPD\_MODE</u> configuration strap selects whether the PLL will be shut down when in hardware power-down mode. To exit the hardware power-down mode, the HPD pin must be deasserted, followed by the deassertion of the Power Down bit in the Basic Control Register. If the hardware power-down mode is set to shut down the PLL, a software reset must also be issued.

- **Note:** The device will wake-up in the hardware power-down mode if the HPD pin is asserted during hardware reset.
- **Note:** For additional information on the <u>HPD\_MODE</u> configuration strap, refer to <u>Section 3.8.1.1</u>, "Configuration Straps," on page 28.

# 3.8 Configuration

The device mode of operation may be controlled by hardware and software (register-selectable) configuration options. The initial configuration may be selected in hardware as described in Section 3.8.1. In addition, register-selectable software configuration options may be used to further define the functionality of the transceiver as described in Section 3.8.2. The device supports both IEEE 802.3-2005 compliant and vendor-specific register functions.

# 3.8.1 Hardware Configuration

Hardware configuration is controlled via multiple configuration straps and the CONFIG[3:0] configuration pins. These items are detailed in the following sub-sections.

# 3.8.1.1 Configuration Straps

Configuration straps are multi-function pins that are driven as outputs during normal operation. During a Hardware Reset (nRESET), these outputs are tri-stated. The high or low state of the signal is latched following de-assertion of the reset and is used to determine the default configuration of a particular feature. Table 3.4 details the configuration straps. Configuration straps are also listed as part of Chapter 2, "Pin Description and Configuration," on page 9 with underlined names.

Configuration straps include internal resistors in order to prevent the signal from floating when unconnected. If a particular configuration strap is connected to a load, an external pull-up or pull-down should be used to augment the internal resistor to ensure that it reaches the required voltage level prior to latching. The internal resistor can also be overridden by the addition of an external resistor.

- **Note:** The system designer must guarantee that configuration straps meet the timing requirements specified in Section 5.5.3, "Power-On Reset Timing," on page 85. If configuration straps are not at the correct voltage level prior to being latched, the device may capture incorrect strap values.
- **Note:** Configuration straps must never be driven as inputs. If required, configuration straps can be augmented, or overridden with external resistors.

| CONFIGURATION<br>STRAP | DESCRIPTION                                                                                                       | LOGIC 0<br>(PD)                 | LOGIC 1<br>(PU)         |
|------------------------|-------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------|
| REFCLK_SEL             | Selects the reference clock frequency input on the XI pin                                                         | 25MHz (Default)                 | 125MHz                  |
| HPD_MODE               | Selects the hardware power-down (HPD) mode                                                                        | HPD with PLL disabled (Default) | HPD with PLL<br>enabled |
| RGMII_ID_MODE          | Configures the RGMII PHY TXC/RXC delay<br>enable bits of the Control / Status Indications<br>Register (27.[9:8]). | 27.[9:8] = 00b<br>(Default)     | 27.[9:8] = 11b          |
|                        | Refer to Section 3.3, "RGMII Interface," on page 22 for additional information.                                   |                                 |                         |

#### Table 3.4 Configuration Straps

# 3.8.1.2 CONFIG[3:0] Configuration Pins

The device provides 4 dedicated configuration pins, CONFIG[3:0], which are used to select the default SMI address and mode of operation. The CONFIG[3:0] configuration pins differ from configuration straps in that they are single-purpose pins and have different latch timing requirements. The high or low states of the CONFIG[3:0] pins are latched following deassertion of a Hardware Reset (nRESET). Refer to Section 5.5.3, "Power-On Reset Timing," on page 85 for additional CONFIG[3:0] timing information.

Each CONFIG[3:0] configuration pin can be connected in one of four ways. The Configuration Pin Value (CPV) represented by each connection option is shown in Table 3.5.

| CONFIG[X]<br>CONNECTS TO: | VALUE  |
|---------------------------|--------|
| GND                       | CPV(0) |
| 100_LED                   | CPV(1) |
| 1000_LED                  | CPV(2) |
| VDD                       | CPV(3) |

# Table 3.5 Hardware Connection Determines Configuration Pin Value (CPV)

Using the CPV nomenclature for each CONFIG[3:0] pin, Section 3.8.1.2.1 describes how to configure the SMI address and Section 3.8.1.2.2 describes how to configure the initial mode of operation.

**Note:** The HPD pin is also a dedicated configuration pin. HPD forces the entire device to power down except for the management interface. The Hardware Power-Down mode is described in Section 3.7.3, "Hardware Power-Down," on page 27.

# 3.8.1.2.1 CONFIGURING THE SMI ADDRESS (CONFIG[1:0])

The SMI address may be configured via hardware to any value between 0 and 7. If an address greater than 7 is required, the user can configure the PHY address using Software Configuration via the PHYADD[4:0] field of the 10/100 Special Modes Register (after SMI communication at an address is established).

The CONFIG1 pin is used to configure both the SMI address and the value of the Pause Operation (PAUSE) bit in the Auto Negotiation Advertisement Register. The user must first determine the desired PAUSE value. The configuration pin values for CONFIG1 and CONFIG0 should then be selected using Table 3.6 (PAUSE=0) or Table 3.7 (PAUSE=1), respectively.

| PHYADD[2:0] | CONFIG1 | CONFIG0 |
|-------------|---------|---------|
| 000         | CPV(0)  | CPV(0)  |
| 001         | CPV(0)  | CPV(1)  |
| 010         | CPV(0)  | CPV(2)  |
| 011         | CPV(0)  | CPV(3)  |
| 100         | CPV(1)  | CPV(0)  |
| 101         | CPV(1)  | CPV(1)  |
| 110         | CPV(1)  | CPV(2)  |
| 111         | CPV(1)  | CPV(3)  |

# Table 3.6 SMI Address Configuration with PAUSE=0

| PHYADD[2:0] | CONFIG1 | CONFIG0 |
|-------------|---------|---------|
| 000         | CPV(2)  | CPV(0)  |
| 001         | CPV(2)  | CPV(1)  |
| 010         | CPV(2)  | CPV(2)  |
| 011         | CPV(2)  | CPV(3)  |
| 100         | CPV(3)  | CPV(0)  |
| 101         | CPV(3)  | CPV(1)  |
| 110         | CPV(3)  | CPV(2)  |
| 111         | CPV(3)  | CPV(3)  |

## Table 3.7 SMI Address Configuration with PAUSE=1

#### 3.8.1.2.2 CONFIGURING THE MODE OF OPERATION (CONFIG[3:2])

This section describes the initial modes of operation that are available using the CONFIG[3:2] configuration pins. The user may configure additional modes using Software Configuration when the CONFIG[3:2] options do not include the desired mode.

The CONFIG3 pin is used to configure the values of the MOD field (19.15:11) The configuration pin values for CONFIG3 and CONFIG2 should be selected using Table 3.8. These tables also detail how the MOD field of the Extended Mode Control/Status Register will be configured.

Section 3.8.1.2.3 describes how the MOD field controls other configuration bits in the device. When a soft reset is issued via the PHY Soft Reset (RESET) bit of the Basic Control Register, configuration is controlled by the register bit values and the CONFIG[3:0] pins have no affect. Likewise, changing the MOD field of the Extended Mode Control/Status Register bits does not change the configuration of the device in this case.

Note: Table 3.8 utilizes register index and bit number referencing in lieu of individual names.

| MODE DEFINITIONS                                                                                         | CONFIG3 | CONFIG2 | REG 19<br>[15:11] |
|----------------------------------------------------------------------------------------------------------|---------|---------|-------------------|
| All mode capable (10/100/1000). Auto-negotiation enabled.<br>Auto master/slave resolution single port.   | CPV(2)  | CPV(0)  | 10111             |
| All mode capable (10/100/1000). Auto-negotiation enabled.<br>Auto master/slave resolution multi-port.    | CPV(2)  | CPV(1)  | 11000             |
| All mode capable (10/100/1000). Auto-negotiation enabled.<br>Manual master/slave resolution slave port.  | CPV(2)  | CPV(2)  | 11001             |
| All mode capable (10/100/1000). Auto-negotiation enabled.<br>Manual master/slave resolution master port. | CPV(2)  | CPV(3)  | 11010             |

#### Table 3.8 Configuring the Mode of Operation

# 3.8.1.2.3 CONFIGURATION BITS IMPACTED BY THE MODE OF OPERATION

Immediately after a reset, the MOD field of the Extended Mode Control/Status Register will be set dependent on the configuration pin values of the CONFIG3 and CONFIG2 pins, as described in Section 3.8.1.2.2. Table 3.9 details how the MOD field effects other device configuration register bits.

Note: Table 3.9 utilizes register index and bit number referencing in lieu of individual names.

Table 3.9 Register Bits Impacted by the Mode of Operation (MOD)

| REG 19<br>[15:11] | MODE DEFINITIONS                                                                      | REG 0<br>[13,12,8,6] | REG 4<br>[8,7,6,5] | REG 9<br>[12,11,10,9,8] |
|-------------------|---------------------------------------------------------------------------------------|----------------------|--------------------|-------------------------|
| 00000 -<br>10110  | RESERVED                                                                              | -                    | -                  | -                       |
| 10111             | All capable. Auto-negotiation enabled.<br>Auto master/slave resolution single port.   | 01X1                 | 1111               | 00011                   |
| 11000             | All capable. Auto-negotiation enabled.<br>Auto master/slave resolution multi-port.    | 01X1                 | 1111               | 01111                   |
| 11001             | All capable. Auto-negotiation enabled.<br>Manual master/slave resolution slave port.  | 01X1                 | 1111               | 10011                   |
| 11010             | All capable. Auto-negotiation enabled.<br>Manual master/slave resolution master port. |                      | 1111               | 11111                   |
| 11011 -<br>11111  | RESERVED                                                                              | -                    | -                  | -                       |

# 3.8.2 Software Configuration

The Serial Management Interface (SMI) allows for the configuration and control of multiple transceivers. Several 16-bit status and control registers are accessible through the management interface pins MDC and MDIO for 10/100/1000Mbps operation. The device implements all the required MII registers and optional registers as described in Chapter 4, "Register Descriptions," on page 39. Configuring the SMI address is described in Section 3.8.1.2.1. Refer to Section 3.4, "Serial Management Interface (SMI)," on page 24 for additional information on the SMI.

# 3.9 Miscellaneous Functions

# 3.9.1 LEDs

The device provides the following LED signals to enable visual indication of status:

- 1000\_LED
- 100\_LED
- 10\_LED

The Speed LEDs (1000\_LED, 100\_LED, 10\_LED) are driven after a link is established. The functional operation of each LED is detailed in Table 3.10.

| LED      | STATUS   | DESCRIPTION               |
|----------|----------|---------------------------|
| 1000_LED | On       | 1000BASE-T link           |
|          | Blinking | Transmit/receive activity |
| 100_LED  | On       | 100BASE-T link            |
|          | Blinking | Transmit/receive activity |
| 10_LED   | On       | 10BASE-T link             |
|          | Blinking | Transmit/receive activity |

#### Table 3.10 LED Operation

# 3.9.2 Isolate Mode

The device data paths may be electrically isolated from the RGMII interface by setting the Isolate bit of the Basic Control Register to "1". In isolation mode, the transceiver does not respond to the TXD and TXCTRL inputs, but does respond to management transactions.

Isolation provides a means for multiple transceivers to be connected to the same RGMII interface without contention. By default, the transceiver is not isolated (on power-up, Isolate=0).

# 3.9.3 Carrier Sense

The carrier sense signal is output on RXCTRL. Carrier sense operation is defined in the IEEE 802.3u standard. The PHY asserts carrier sense based only on receive activity whenever the PHY is either in repeater mode or full-duplex mode. Otherwise, the PHY asserts carrier sense based on either transmit or receive activity.

The carrier sense logic uses the encoded, unscrambled data to determine carrier activity status. It activates carrier sense with the detection of 2 non-contiguous zeros within any 10 bit span. Carrier sense terminates if a span of 10 consecutive ones is detected before a /J/K/ Start-of Stream Delimiter pair. If an SSD pair is detected, carrier sense is asserted until either /T/R/ End–of-Stream Delimiter pair or a pair of IDLE symbols is detected. Carrier is negated after the /T/ symbol or the first IDLE. If /T/ is not followed by /R/, then carrier is maintained. Carrier is treated similarly for IDLE followed by some non-IDLE symbol.

# 3.9.4 Link Integrity

This section details the establishment, maintenance and removal of links between the device and a link partner in 1000BASE-T, 100BASE-TX and 10BASE-T modes. Link status is reported in the Link Status bit of the Basic Status Register. The link status is also used to drive the device LEDs as described in Section 3.9.1, "LEDs," on page 31.

## 3.9.4.1 Establishing and Maintaining a Link

Once a link state is determined via auto-negotiation, parallel detection, or forced operation, the device and the link partner establish a link.

The completion of the auto-negotiation process is reported via the Auto-Negotiate Complete bit of the Basic Status Register and issues an interrupt as described in Section 3.5, "Interrupt Management," on page 25. The speed of the link is reported in the Speed Indication field of the PHY Special Control / Status Register. The speed is also reported on the LED pins for any link.

Failure to complete the auto-negotiation process is reported through the following status bits:

- Parallel Detection Fault reported in the Auto Negotiation Expansion Register while operating in 10BASE-T or 100BASE-TX modes.
- Master/Slave Configuration Fault reported in the Master/Slave Status Register while operating in 1000BASE-T mode.

A fault occurs if the Master/Slave configuration conditions do not allow master/slave resolution, as defined in the Master/Slave Manual Config Enable and Master/Slave Manual Config Value bits in the Master/Slave Control Register of the local and remote link partners.

#### 3.9.4.2 1000BASE-T

For 1000BASE-T links, the device and its link partner enter a training phase after completion of the auto-negotiation process. The links exchange idle symbols and use the information obtained from receiving this signal to set their adaptive filter coefficients.

These coefficients are used in the receiver to equalize the incoming signal, as well as eliminate signal impairments such as echo and cross-talk. Each side indicates completion of the training phase to its link partner by changing the encoding of the idle-symbols it transmits.

The link is established after both sides indicate completion of the training phase. Each side continues to send idle symbols whenever it has no data to transmit. The link is maintained as long as valid idle, data, or carrier extension symbols are received.

Status of both local and remote receivers is reported in the Local Receiver Status and Remote Receiver Status bits of the Master/Slave Status Register.

The device also provides an advanced Auto Link Breaker feature (only for 1000BASE-T links). Using this feature, the link can be taken down if the bit error rate (BER) exceeds the threshold defined in Link Break Threshold field of the Link Control Register. The error counting occurs during the idle time for a period commensurate with the specified BER. The Auto Link Breaker feature is enabled via the Link Break Enable bit of the Link Control Register.

## 3.9.4.3 100BASE-TX

For 100BASE-TX links, the device and its link partner begin transmitting idle symbols after completion of the auto-negotiation process. Each side continues sending idle symbols whenever it has no data to transmit. The link is maintained as long as valid idle symbols or data are received.

## 3.9.4.4 10BASE-T

For 10BASE-T links, the device and its link partner begin exchanging normal link pulses (NLPs) after completion of the auto-negotiation process. The device transmits an NLP every 16ms and expects to receive an NLP every 8 to 24ms. A link is maintained as long as NLPs are received.

#### 3.9.4.5 Taking Down a Link

The device takes down an established link when the required conditions are no longer met. When a link is down, data transmission stops. For 10BASE-T links, the link is taken down after NLPs are no longer received. For 100BASE-TX and 1000BASE-T links, the link is taken down after valid idle codes are no longer received.

After a link is down, the device does the following:

- If auto-negotiation is enabled, the device re-enters the auto-negotiation phase and begins transmitting FLPs
- If auto-negotiation is not enabled, the device transmits NLPs in 10BASE-T mode, and MLT-3s in 100BASE-TX mode.

# 3.9.5 Speed Optimizer

The Speed Optimize function is designed to resolve the issue of using auto-negotiation to establish a link on impaired cable plants.

Examples of impaired cable plants for 1000BASE-T (Gigabit) connections include:

- Channel 2 twisted pair cable plant is broken
- Channel 3 twisted pair cable plant is broken
- Channel 2 and 3 twisted pair cable plants are broken
- Cable plant is too long

Examples of impaired cable plants for 100BASE-TX connections include:

- Cable plant is too long
- Using wrong cable plant (such as CAT-3)

The Speed Optimize function requires the MAC to support 1000/100/10 Mbps speeds, 1000/100 Mbps speeds, 1000/10 Mbps or 100/10 Mbps speeds.

If a link fails to establish after the link partners go through auto-negotiation several times at the HCD (Highest Common Denominator), the device advertises the next highest-allowable speed (as set in the Auto Negotiation Advertisement Register) and restarts auto-negotiation with the new speed.

When 1000BASE-T is advertised, the Speed Optimize function can change its advertised speed from 1000BASE-T to 100BASE-TX and from 100BASE-TX to 10BASE-T. When 100BASE-TX is advertised, the Speed Optimize function can change its advertised speed from 100BASE-TX to 10BASE-T. If a previous link has used the Speed Optimize function to establish a link, when the link goes down, the device begins advertising with all capable speeds.

The Speed Optimize function resets itself to advertise HCD/all speed capabilities after any of the following occurrences:

- Hardware reset
- Software reset
- While link partners exchange link pulses through the Speed Optimize process, the device does not
  receive link pulses for a period of few seconds
- After an established link goes down

The Speed Optimize function is enabled via Speed Optimize Enable bit in the 10/100 Mode Control/Status Register. When a link (with a speed slower than HCD) is being established through the Speed Optimize process, it is reported via the Speed Optimize Status bit in the User Status 2 Register.

# 3.9.6 Loopback Operation

The local loopback mode is enabled by setting the Loopback bit of the Basic Control Register. In this mode, the scrambled transmit data (output of the scrambler) is looped into the receive logic (input of the descrambler). This mode is useful as a board diagnostic and serves as a quick functional verification of the device.

**Note:** During transmission in local loopback mode, nothing is transmitted to the line and the transmitters are powered down.

# 3.9.7 IEEE 1149.1 (JTAG) Boundary Scan

The device includes an integrated JTAG boundary-scan test port for board-level testing. The interface consists of four pins (TDO, TDI, TCK and TMS) and includes a state machine, data register array, and an instruction register. The JTAG pins are described in Table 2.5, "JTAG Pins," on page 13. The JTAG

interface conforms to the IEEE Standard 1149.1 - 1990 Standard Test Access Port (TAP) and Boundary-Scan Architecture.

All input and output data is synchronous to the TCK test clock input. TAP input signals TMS and TDI are clocked into the test logic on the rising edge of TCK, while the output signal TDO is clocked on the falling edge.

The JTAG logic is reset via a hardware reset or when the TMS and TDI pins are high for five TCK periods.

The implemented IEEE 1149.1 instructions and their op codes are shown in Table 3.11.

| INSTRUCTION    | OP CODE | COMMENT               |
|----------------|---------|-----------------------|
| Bypass         | 111     | Mandatory Instruction |
| Sample/Preload | 010     | Mandatory Instruction |
| EXTEST         | 000     | Mandatory Instruction |
| Clamp          | 011     | Optional Instruction  |
| HIGHZ          | 100     | Optional Instruction  |
| IDCODE         | 001     | Optional Instruction  |

#### Table 3.11 IEEE 1149.1 Op Codes

**Note:** All digital I/O pins support IEEE 1149.1 operation. Analog pins and the XO pin do not support IEEE 1149.1 operation.

# 3.9.8 Advanced Features

The device implements several advanced features to enhance manageability of the Ethernet link. These features are detailed in the following sub-sections.

# 3.9.8.1 Crossover Indicators

The device reports crossed channels in the XOVER Resolution 0:1 and XOVER Resolution 2:3 fields of the User Status 2 Register. This feature is useful for trouble-shooting problems during network installation.

#### 3.9.8.2 Polarity Inversion Indicators

The device automatically detects and corrects inverted signal polarity. This is reported in the polarity inversion bits (POLARITY\_INV\_3, POLARITY\_INV\_2, POLARITY\_INV\_1 and POLARITY\_INV\_0) of the User Status 1 Register.

The polarity inversion bit for Channel 1 (POLARITY\_INV\_1) is valid after auto-negotiation is complete as indicated by the Auto-Negotiate Complete bit of the Basic Status Register. The polarity inversion bits for Channels 0, 2 and 3 (POLARITY\_INV\_0, POLARITY\_INV\_2, POLARITY\_INV\_3) are valid only after the link is up as indicated by the Link Status bit of the Basic Status Register.

#### 3.9.8.3 Receive Error-Free Packets Counter

The quality of a link can be monitored by using the Receive Error-Free Packets Counter. The device counts the number of good packets received and reports a 48-bit value across 3 advanced registers: Receive Error-Free Packets Counter Low Register, Receive Error-Free Packets Counter Mid Register, and Receive Error-Free Packets Counter High Register. The Receive Error-Free Packets Counter Low Register latches the two other related counter registers and must always be read first. The Receive

Error-Free Packets Counter High Register register must be read last, and will automatically clear the counter.

## 3.9.8.4 CRC Error Counter

This 48-bit counter counts the number of CRC errors detected. It's value can be read across 3 advanced registers: CRC Error Counter Low Register, CRC Error Counter Mid Register, and CRC Error Counter High Register. The CRC Error Counter Low Register latches the two other related counter registers and must always be read first. The CRC Error Counter High Register must be read last, and will automatically clear the counter.

## 3.9.8.5 Receive Error During Data Counter

This 16-bit counter counts the number of errors that occurred while data was being received. The value is read from the Receive Error During Data Counter Register.

#### 3.9.8.6 Receive Error During Idle Counter

This 16-bit counter counts the number of errors that occurred during idle. The value is read from the Receive Error During Idle Counter Register register.

#### 3.9.8.7 Transmitted Packets Counter

This 48-bit counter counts the number of packets that were transmitted. It's value can be read across 3 advanced registers: Transmit Packet Counter Low Register, Transmit Packet Counter Mid Register, and Transmit Packet Counter High Register. The Transmit Packet Counter Low Register latches the two other related counter registers and must always be read first. The Transmit Packet Counter High Register must be read last, and it will automatically clear the counter.

# 3.10 Application Diagrams

This section provides typical application diagrams for the following:

- Simplified Application Diagram
- Power Supply & Twisted Pair Interface Diagram

### 3.10.1 Simplified Application Diagram



Figure 3.1 Simplified Application Diagram



### 3.10.2 Power Supply & Twisted Pair Interface Diagram

Figure 3.2 Power Supply & Twisted Pair Interface Diagram

# **Chapter 4 Register Descriptions**

This chapter describes the various control and status registers (CSR's). All registers follow the IEEE 802.3 (clause 22.2.4) management register set. All functionality and bit definitions comply with these standards. The IEEE 802.3 specified register index (in decimal) is included with each register definition, allowing for addressing of these registers via the Serial Management Interface (SMI) protocol.

The device registers are categorized into following groups:

- Primary PHY Registers
- Advanced PHY Registers

### 4.1 **Register Nomenclature**

Table 4.1 describes the register bit attributes used throughout this document.

| REGISTER BIT TYPE<br>NOTATION | REGISTER BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                       |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R                             | Read: A register or bit with this attribute can be read.                                                                                                                                                                                                                                                                                                                       |
| W                             | Write: A register or bit with this attribute can be written.                                                                                                                                                                                                                                                                                                                   |
| RO                            | Read only: Read only. Writes have no effect.                                                                                                                                                                                                                                                                                                                                   |
| WO                            | Write only: If a register or bit is write-only, reads will return unspecified data.                                                                                                                                                                                                                                                                                            |
| WC                            | Write One to Clear: writing a one clears the value. Writing a zero has no effect.                                                                                                                                                                                                                                                                                              |
| WAC                           | Write Anything to Clear: writing anything clears the value.                                                                                                                                                                                                                                                                                                                    |
| RC                            | Read to Clear: Contents is cleared after the read. Writes have no effect.                                                                                                                                                                                                                                                                                                      |
| LL                            | Latch Low: Clear on read of register.                                                                                                                                                                                                                                                                                                                                          |
| LH                            | Latch High: Clear on read of register.                                                                                                                                                                                                                                                                                                                                         |
| SC                            | <b>Self-Clearing:</b> Contents is self-cleared after the being set. Writes of zero have no effect. Contents can be read.                                                                                                                                                                                                                                                       |
| RO/LH                         | <b>Read Only, Latch High:</b> This mode is used by the Ethernet PHY registers. Bits with this attribute will stay high until the bit is read. After it a read, the bit will remain high, but will change to low if the condition that caused the bit to go high is removed. If the bit has not been read the bit will remain high regardless of if its cause has been removed. |
| NASR                          | Not Affected by Software Reset: The state of NASR bits does not change on assertion of a software reset.                                                                                                                                                                                                                                                                       |
| X                             | Either a 1 or 0.                                                                                                                                                                                                                                                                                                                                                               |
| RESERVED                      | <b>Reserved Field:</b> Reserved fields must be written with zeros, unless otherwise indicated, to ensure future compatibility. The value of reserved bits is not guaranteed on a read.                                                                                                                                                                                         |

#### Table 4.1 Register Bit Types

Many of these register bit notations can be combined. Some examples of this are shown below:

- R/W: Can be written. Will return current setting on a read.
- R/WAC: Will return current setting on a read. Writing anything clears the bit.

### 4.2 Primary PHY Registers

The primary PHY registers are accessed via the SMI bus. An index is used to access individual primary registers. Primary PHY register indexes are shown in Table 4.2, "PHY Control and Status Registers". Additional read-only advanced registers are indirectly accessible via the Advanced Register Address Port and Advanced Register Read Data Port. Section 4.3, "Advanced PHY Registers," on page 64 provides detailed information regarding the advanced registers.

- Note: All unlisted register index values are not supported and should not be addressed.
- **Note:** The NASR (Not Affected by Software Reset) designation is only applicable when the PHY Soft Reset (RESET) bit of the Basic Control Register is set.

| INDEX<br>(IN DECIMAL) | REGISTER NAME                                  |
|-----------------------|------------------------------------------------|
| 0                     | Basic Control Register                         |
| 1                     | Basic Status Register                          |
| 2                     | PHY Identifier 1 Register                      |
| 3                     | PHY Identifier 2 Register                      |
| 4                     | Auto Negotiation Advertisement Register        |
| 5                     | Auto Negotiation Link Partner Ability Register |
| 6                     | Auto Negotiation Expansion Register            |
| 7                     | Auto Negotiation Next Page TX Register         |
| 8                     | Auto Negotiation Next Page RX Register         |
| 9                     | Master/Slave Control Register                  |
| 10                    | Master/Slave Status Register                   |
| 15                    | Extended Status Register                       |
| 16                    | Link Control Register                          |
| 17                    | 10/100 Mode Control/Status Register            |
| 18                    | 10/100 Special Modes Register                  |
| 19                    | Extended Mode Control/Status Register          |
| 20                    | Advanced Register Address Port                 |
| 21                    | Advanced Register Read Data Port               |
| 27                    | Control / Status Indications Register          |
| 29                    | Interrupt Source Flags Register                |
| 30                    | Interrupt Mask Register                        |
| 31                    | PHY Special Control / Status Register          |

#### **Table 4.2 PHY Control and Status Registers**

## 4.2.1 Basic Control Register

Index (In Decimal): 0

Size:

16 bits

| BITS | DESCRIPTION                                                                                                                                                                                                                                                          | TYPE       | DEFAULT  |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|----------|
| 15   | PHY Soft Reset (RESET)<br>1 = PHY software reset. This bit is self-clearing. When setting this bit, do not<br>set other bits in this register. The configuration is set from the register bit<br>values as described in Section 3.6.2, "Software Reset," on page 26. | R/W<br>SC  | Ob       |
|      | <b>Note:</b> The PHY will be in the normal mode after a PHY software reset.                                                                                                                                                                                          |            |          |
| 14   | Loopback<br>0 = normal operation<br>1 = loopback mode                                                                                                                                                                                                                | R/W        | Ob       |
| 13   | Speed Select[0]<br>Together with Speed Select[1], sets speed per the following table:                                                                                                                                                                                | R/W        | Note 4.1 |
|      | [ <u>Speed Select1][Speed Select 0]</u><br>00 = 10Mbps<br>01 = 100Mbps<br>10 = 1000Mbps<br>11 = Reserved                                                                                                                                                             |            |          |
|      | <b>Note:</b> Ignored if the Auto-Negotiation Enable bit of this register is 1.                                                                                                                                                                                       |            |          |
| 12   | Auto-Negotiation Enable<br>0 = disable auto-negotiate process<br>1 = enable auto-negotiate process (overrides the Speed Select[0], Speed<br>Select[1], and Duplex Mode bits of this register)                                                                        | R/W        | Note 4.1 |
| 11   | Power Down<br>0 = normal operation<br>1 = General power down mode                                                                                                                                                                                                    | R/W        | Ob       |
|      | Note: Auto-Negotiation Enable must be cleared before setting this bit.                                                                                                                                                                                               |            |          |
| 10   | <b>Isolate</b><br>0 = normal operation<br>1 = electrical isolation of PHY from RGMII                                                                                                                                                                                 | R/W        | 0b       |
| 9    | Restart Auto-Negotiate<br>0 = normal operation<br>1 = restart auto-negotiate process                                                                                                                                                                                 | R/W<br>SC  | Ob       |
|      | Note: Bit is self-clearing.                                                                                                                                                                                                                                          |            |          |
| 8    | Duplex Mode         0 = half duplex         1 = full duplex         Note:       Ignored if the Auto-Negotiation Enable bit of this register is 1.                                                                                                                    | R/W        | Note 4.1 |
| 7    |                                                                                                                                                                                                                                                                      | <b>D</b> O |          |
| 7    | RESERVED                                                                                                                                                                                                                                                             | RO         | -        |
| 6    | Speed Select[1]<br>See description for Speed Select[0] for details.                                                                                                                                                                                                  | RO         | Note 4.1 |
| 5:0  | RESERVED                                                                                                                                                                                                                                                             | RO         | -        |

**Note 4.1** The default is determined by the CONFIG[3:2] pins as described in Section 3.8.1.2.3, "Configuration Bits Impacted by the Mode of Operation," on page 31"

### 4.2.2 Basic Status Register

Index (In Decimal): 1

Size:

| BITS | DESCRIPTION                                                                                                                           | TYPE  | DEFAULT |
|------|---------------------------------------------------------------------------------------------------------------------------------------|-------|---------|
| 15   | <b>100BASE-T4</b><br>0 = no T4 ability<br>1 = T4 able                                                                                 | RO    | 0b      |
| 14   | <b>100BASE-TX Full Duplex</b><br>0 = no TX full duplex ability<br>1 = TX with full duplex                                             | RO    | 1b      |
| 13   | <b>100BASE-TX Half Duplex</b><br>0 = no TX half duplex ability<br>1 = TX with half duplex                                             | RO    | 1b      |
| 12   | <b>10BASE-T Full Duplex</b><br>0 = no 10Mbps with full duplex ability<br>1 = 10Mbps with full duplex                                  | RO    | 1b      |
| 11   | <b>10BASE-T Half Duplex</b><br>0 = no 10Mbps with half duplex ability<br>1 = 10Mbps with half duplex                                  | RO    | 1b      |
| 10   | <b>100BASE-T2 Full Duplex</b><br>0 = PHY not able to perform full duplex 100BASE-T2<br>1 = PHY able to perform full duplex 100BASE-T2 | RO    | 0b      |
| 9    | <b>100BASE-T2 Half Duplex</b><br>0 = PHY not able to perform half duplex 100BASE-T2<br>1 = PHY able to perform half duplex 100BASE-T2 | RO    | 0b      |
| 8    | <b>Extended Status</b><br>0 = no extended status information in register 15<br>1 = extended status information in register 15         | RO    | 1b      |
| 7:6  | RESERVED                                                                                                                              | RO    | -       |
| 5    | Auto-Negotiate Complete<br>0 = auto-negotiate process not completed<br>1 = auto-negotiate process completed                           | RO    | Ob      |
| 4    | Remote Fault<br>0 = no remote fault<br>1 = remote fault condition detected                                                            | RO/LH | Ob      |
| 3    | Auto-Negotiate Ability<br>0 = unable to perform auto-negotiation function<br>1 = able to perform auto-negotiation function            | RO    | 1b      |
| 2    | Link Status<br>0 = link is down<br>1 = link is up                                                                                     | RO/LL | 0b      |
| 1    | Jabber Detect<br>0 = no jabber condition detected<br>1 = jabber condition detected                                                    | RO/LH | Ob      |
| 0    | Extended Capabilities<br>0 = does not support extended capabilities registers<br>1 = supports extended capabilities registers         | RO    | 1b      |

16 bits

Datasheet

# 4.2.3 PHY Identifier 1 Register

Index (In Decimal): 2

Size:

| BITS | DESCRIPTION                                                                                                                                 | TYPE | DEFAULT |
|------|---------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15:0 | <b>PHY ID Number</b><br>Assigned to the 3rd through 18th bits of the Organizationally Unique<br>Identifier (OUI), respectively. OUI=00800Fh | R/W  | 0007h   |

RGMII 10/100/1000 Ethernet Transceiver with HP Auto-MDIX Support

Datasheet

### 4.2.4 PHY Identifier 2 Register

Index (In Decimal): 3

Size:

16 bits

| BITS  | DESCRIPTION                                                                | TYPE | DEFAULT  |
|-------|----------------------------------------------------------------------------|------|----------|
| 15:10 | <b>PHY ID Number</b><br>Assigned to the 19th through 24th bits of the OUI. | R/W  | C0h      |
| 9:4   | Model Number<br>Six-bit manufacturer's model number.                       | R/W  | 0Eh      |
| 3:0   | Revision Number<br>Four-bit manufacturer's revision number.                | R/W  | Note 4.2 |

Note 4.2 The default value of this field will vary dependant on the silicon revision number.

### 4.2.5 Auto Negotiation Advertisement Register

Index (In Decimal): 4

Size:

| BITS | DESCRIPTION                                                                                                                          | TYPE | DEFAULT  |
|------|--------------------------------------------------------------------------------------------------------------------------------------|------|----------|
| 15   | Next Page<br>0 = no next page ability<br>1 = next page capable                                                                       | R/W  | Ob       |
|      | Note: This device does not support next page ability.                                                                                |      |          |
| 14   | RESERVED                                                                                                                             | RO   | -        |
| 13   | Remote Fault<br>0 = no remote fault<br>1 = remote fault detected                                                                     | R/W  | Ob       |
| 12   | RESERVED                                                                                                                             | RO   | -        |
| 11   | Asymmetric Pause<br>0 = Asymmetrical pause direction is not supported by MAC<br>1 = Asymmetrical pause direction is supported by MAC | R/W  | Ob       |
| 10   | Pause Operation (PAUSE)<br>0 = Pause operation is not supported by MAC<br>1 = Pause operation is supported by MAC                    | R/W  | Note 4.3 |
| 9    | RESERVED                                                                                                                             | RO   | -        |
| 8    | <b>100BASE-TX Full Duplex</b><br>0 = no TX full duplex ability<br>1 = TX with full duplex                                            | R/W  | Note 4.4 |
| 7    | <b>100BASE-TX</b><br>0 = no TX ability<br>1 = TX able                                                                                | R/W  | Note 4.4 |
| 6    | <b>10BASE-T Full Duplex</b><br>0 = no 10Mbps with full duplex ability<br>1 = 10Mbps with full duplex                                 | R/W  | Note 4.4 |
| 5    | <b>10BASE-T</b><br>0 = no 10Mbps ability<br>1 = 10Mbps able                                                                          | R/W  | Note 4.4 |
| 4:0  | Selector Field<br>00001 = IEEE 802.3                                                                                                 | R/W  | 00001b   |

- **Note 4.3** The default is determined by the CONFIG1 pin as described in Section 3.8.1.2.1, "Configuring the SMI Address (CONFIG[1:0])," on page 29
- **Note 4.4** The default is determined by the CONFIG[3:2] pins as described in Section 3.8.1.2.3, "Configuration Bits Impacted by the Mode of Operation," on page 31.

## 4.2.6 Auto Negotiation Link Partner Ability Register

Index (In Decimal): 5

Size:

| BITS  | DESCRIPTION                                                                                                                     | TYPE | DEFAULT |
|-------|---------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15    | <b>Next Page</b><br>0 = no next page ability<br>1 = next page capable                                                           | RO   | Ob      |
| 14    | Acknowledge<br>0 = link code word not yet received<br>1 = link code word received from partner                                  | RO   | 0b      |
| 13    | Remote Fault<br>0 = no remote fault<br>1 = remote fault detected                                                                | RO   | Ob      |
| 12:11 | RESERVED                                                                                                                        | RO   | -       |
| 10    | Pause Operation (PAUSE)<br>0 = Pause Operation is not supported by remote MAC<br>1 = Pause Operation is supported by remote MAC | RO   | Ob      |
| 9     | <b>100BASE-T4</b><br>0 = no T4 ability<br>1 = T4 able<br><b>Note:</b> This PHY does not support T4 ability.                     | RO   | Ob      |
| 8     | <b>100BASE-TX Full Duplex</b><br>0 = no TX full duplex ability<br>1 = TX with full duplex                                       | RO   | 0b      |
| 7     | <b>100BASE-TX</b><br>0 = no TX ability<br>1 = TX able                                                                           | RO   | Ob      |
| 6     | <b>10BASE-T Full Duplex</b><br>0 = no 10Mbps with full duplex ability<br>1 = 10Mbps with full duplex                            | RO   | Ob      |
| 5     | <b>10BASE-T</b><br>0 = no 10Mbps ability<br>1 = 10Mbps able                                                                     | RO   | Ob      |
| 4:0   | Selector Field<br>00001 = IEEE 802.3                                                                                            | RO   | 00001b  |

# 4.2.7 Auto Negotiation Expansion Register

Index (In Decimal): 6

Size:

| BITS | DESCRIPTION                                                                                                                                    | TYPE  | DEFAULT |
|------|------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|
| 15:5 | RESERVED                                                                                                                                       | RO    | -       |
| 4    | Parallel Detection Fault<br>0 = no fault detected by parallel detection logic<br>1 = fault detected by parallel detection logic                | RO/LH | 0b      |
| 3    | Link Partner Next Page Able<br>0 = link partner does not have next page ability<br>1 = link partner has next page ability                      | RO    | 0b      |
| 2    | <b>Next Page Able</b><br>0 = local device does not have next page ability<br>1 = local device has next page ability                            | RO    | 0b      |
| 1    | Page Received<br>0 = new page not yet received<br>1 = new page received                                                                        | RO/LH | 0b      |
| 0    | Link Partner Auto-Negotiation Able<br>0 = link partner does not have auto-negotiation ability<br>1 = link partner has auto-negotiation ability | RO    | Ob      |

## 4.2.8 Auto Negotiation Next Page TX Register

Index (In Decimal): 7

Size:

| BITS | DESCRIPTION                                                                                   | TYPE | DEFAULT             |
|------|-----------------------------------------------------------------------------------------------|------|---------------------|
| 15   | Next Page<br>0 = no next page ability<br>1 = next page capable                                | R/W  | 0b                  |
| 14   | RESERVED                                                                                      | RO   | -                   |
| 13   | Message Page<br>0 = unformatted page<br>1 = message page                                      | R/W  | 1b                  |
| 12   | Acknowledge 2<br>0 = device cannot comply with message<br>1 = device will comply with message | R/W  | 0b                  |
| 11   | <b>Toggle</b><br>0 = previous value was HIGH<br>1 = previous value was LOW                    | RO   | 0b                  |
| 10:0 | Message Code<br>Message/Unformatted Code Field                                                | RW   | 00<br>0000<br>0001b |

# 4.2.9 Auto Negotiation Next Page RX Register

Index (In Decimal): 8

Size:

| BITS | DESCRIPTION                                                                                                 | TYPE | DEFAULT              |
|------|-------------------------------------------------------------------------------------------------------------|------|----------------------|
| 15   | Next Page<br>0 = no next page ability<br>1 = next page capable                                              | RO   | 0b                   |
| 14   | Acknowledge<br>0 = Link code word not yet received from partner<br>1 = Link code word received from partner | RO   | 0b                   |
| 13   | Message Page<br>0 = unformatted page<br>1 = message page                                                    | RO   | 1b                   |
| 12   | Acknowledge 2<br>0 = device cannot comply with message<br>1 = device will comply with message               | RO   | 0b                   |
| 11   | <b>Toggle</b><br>0 = previous value was HIGH<br>1 = previous value was LOW                                  | RO   | 0b                   |
| 10:0 | Message Code<br>Message/Unformatted Code Field                                                              | RO   | 000<br>0000<br>0000b |

### 4.2.10 Master/Slave Control Register

Index (In Decimal): 9

Size:

16 bits

| BITS  | DESCRIPTION                                                                                                                                                                                                                                                                                                                | TYPE | DEFAULT  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|
| 15:13 | <b>Test Mode</b><br>000 = Normal mode<br>001 = Test Mode 1 - Transmit waveform test<br>010 = Test Mode 2 - Transmit jitter test in Master mode<br>011 = Test Mode 3 - Transmit jitter test in Slave mode<br>100 = Test Mode 4 - Transmitter distortion test<br>101 = Reserved<br>110 = Reserved<br>111 = Reserved<br>Note: | R/W  | 000b     |
|       | <b>Note:</b> Setting these bits may prevent correct link partner connection if both the device PHY and link partner PHY are set as masters.                                                                                                                                                                                |      |          |
| 12    | Master/Slave Manual Config Enable<br>0 = disable MASTER-SLAVE manual configuration value<br>1 = enable MASTER-SLAVE manual configuration value                                                                                                                                                                             | R/W  | Note 4.5 |
| 11    | Master/Slave Manual Config Value<br>Active only when the Master/Slave Manual Config Enable bit of this register<br>is 0.<br>0 = Slave<br>1 = Master                                                                                                                                                                        | R/W  | Note 4.5 |
| 10    | <ul> <li>Port Type<br/>Active only when the Master/Slave Manual Config Enable bit of this register<br/>is 0.</li> <li>0 = Single port device<br/>1 = Multiport device</li> </ul>                                                                                                                                           | R/W  | Note 4.5 |
| 9     | <b>1000BASE-T Full Duplex</b><br>0 = advertise PHY is not 1000BASE-T full duplex capable<br>1 = advertise PHY is 1000BASE-T full duplex capable                                                                                                                                                                            | R/W  | Note 4.5 |
| 8     | <b>1000BASE-T Half Duplex</b><br>0 = advertise PHY is not 1000BASE-T half duplex capable<br>1 = advertise PHY is 1000BASE-T half duplex capable                                                                                                                                                                            | R/W  | Note 4.5 |
| 7:0   | RESERVED                                                                                                                                                                                                                                                                                                                   | RO   | -        |

**Note 4.5** The default is determined by the CONFIG[3:2] pins as described in Section 3.8.1.2.3, "Configuration Bits Impacted by the Mode of Operation," on page 31.

# 4.2.11 Master/Slave Status Register

Index (In Decimal): 10

Size:

| BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                         | TYPE  | DEFAULT |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|
| 15   | Master/Slave Configuration Fault<br>0 = No MASTER-SLAVE configuration fault detected<br>1 = MASTER-SLAVE configuration fault detected                                                                                                                                                                                               | RO/LH | Ob      |
| 14   | Master/Slave Configuration Resolution<br>0 = Local PHY configuration resolved to SLAVE<br>1 = Local PHY configuration resolved to MASTER                                                                                                                                                                                            | RO    | 0b      |
| 13   | Local Receiver Status<br>0 = Local Receiver not OK<br>1 = Local Receiver OK                                                                                                                                                                                                                                                         | RO    | 0b      |
| 12   | Remote Receiver Status<br>0 = Remote Receiver not OK<br>1 = Remote Receiver OK                                                                                                                                                                                                                                                      | RO    | Ob      |
| 11   | <b>LP 1000T FD</b><br>This bit is valid only when the Page Received bit of the Auto Negotiation<br>Expansion Register is 1.                                                                                                                                                                                                         | RO    | Ob      |
|      | 0 = Link Partner is not capable of 1000BASE-T full duplex<br>1 = Link Partner is capable of 1000BASE-T full duplex                                                                                                                                                                                                                  |       |         |
| 10   | <b>LP 1000T HD</b><br>This bit is valid only when the Page Received bit of the Auto Negotiation<br>Expansion Register is 1.                                                                                                                                                                                                         | RO    | 0b      |
|      | 0 = Link Partner is not capable of 1000BASE-T half duplex<br>1 = Link Partner is capable of 1000BASE-T half duplex                                                                                                                                                                                                                  |       |         |
| 9:8  | RESERVED                                                                                                                                                                                                                                                                                                                            | RO    | -       |
| 7:0  | Idle Error Count<br>Cumulative count of the errors detected when the receiver is receiving idles.<br>These bits are reset to all zeroes when the error count is read by the<br>management function or upon execution of a hardware reset, software reset,<br>or logical reset. This field is held at all ones in case of over-flow. | RO    | 00h     |
|      | This field can be used to trigger an interrupt upon overflow. Refer to Section 3.5, "Interrupt Management," on page 25 for additional information.                                                                                                                                                                                  |       |         |

### 4.2.12 Extended Status Register

Index (In Decimal): 15

Size:

| BITS | DESCRIPTION                                                                                                                           | TYPE | DEFAULT |
|------|---------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15   | <b>1000BASE-X Full Duplex</b><br>0 = PHY not able to perform full duplex 1000BASE-X<br>1 = PHY able to perform full duplex 1000BASE-X | RO   | 0b      |
| 14   | <b>1000BASE-X Half Duplex</b><br>0 = PHY not able to perform half duplex 1000BASE-X<br>1 = PHY able to perform half duplex 1000BASE-X | RO   | Ob      |
| 13   | <b>1000BASE-T Full Duplex</b><br>0 = PHY not able to perform full duplex 1000BASE-T<br>1 = PHY able to perform full duplex 1000BASE-T | RO   | 1b      |
| 12   | <b>1000BASE-T Half Duplex</b><br>0 = PHY not able to perform half duplex 1000BASE-T<br>1 = PHY able to perform half duplex 1000BASE-T | RO   | 1b      |
| 11:0 | RESERVED                                                                                                                              | RO   | -       |

16 bits

Datasheet

#### Link Control Register 4.2.13

```
Siz
Index (In Decimal): 16
```

| Size: |  |
|-------|--|
|       |  |

| BITS  | DESCRIPTION                                                                                                                                                                                                                                               | TYPE | DEFAULT |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15:10 | RESERVED                                                                                                                                                                                                                                                  | RO   | -       |
| 9:8   | Speed Optimize Control<br>This register sets the number of Auto Negotiation attempts before the Speed<br>Optimize mechanism reduces the advertised speed.<br>00 = 7 attempts<br>01 = 5 attempts<br>10 = 4 attempts<br>11 = 3 attempts                     | R/W  | 00b     |
|       | <b>Note:</b> Refer to Section 3.9.5, "Speed Optimizer," on page 34 for additional information.                                                                                                                                                            |      |         |
| 7:6   | RESERVED                                                                                                                                                                                                                                                  | RO   | -       |
| 5:4   | Link Break Threshold<br>Idle error threshold for failing the link, if Link break in enabled.<br>00 = link break threshold is 10E-8.<br>01 = link break threshold is 10E-9.<br>10 = link break threshold is 10E-10.<br>11 = link break threshold is 10E-11 | R/W  | 10b     |
| 3     | Link Break Enable<br>0 = link break is disabled<br>1 = link break is enabled                                                                                                                                                                              | R/W  | Ob      |
| 2     | Power Optimization Disable<br>0 = Automatic power optimization is enabled<br>1 = Automatic power optimization is disabled (power consumption is<br>maximum)                                                                                               | R/W  | Ob      |
| 1     | RESERVED                                                                                                                                                                                                                                                  | RO   | -       |
| 0     | <b>LRST</b><br>Logic reset. This bit generates a reset that put all the logic into a known state, but DOES NOT affect the register sets and 10/100 circuits. This bit is NOT a self-clearing bit. Writing "1" to this bit generates synchronous reset.    | RO   | -       |

### 4.2.14 10/100 Mode Control/Status Register

Index (In Decimal): 17

Size:

| BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                     | TYPE | DEFAULT |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15   | EDSHORT<br>Energy Detect Short detection mode<br>0 = Normal detect mode<br>1 = Short detect mode                                                                                                                                                                                                                                                                                                                | R/W  | Ob      |
| 14   | FASTRIP<br>10BASE-T fast mode<br>0 = normal operation<br>1 = activates PHYT_10 test mode                                                                                                                                                                                                                                                                                                                        | R/W  | Ob      |
| 13   | <b>EDPWRDOWN</b><br>Enable the Energy Detect Power-Down mode<br>0 = Energy Detect Power-Down is disabled<br>1 = Energy Detect Power-Down is enabled                                                                                                                                                                                                                                                             | R/W  | Ob      |
| 12   | ED Power Down Mode<br>Select energy detect power down mode<br>0 = ED power down mode without NLP transmission<br>1 = ED power down mode with NLP transmission                                                                                                                                                                                                                                                   | R/W  | Ob      |
| 11:8 | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                        | RO   | -       |
| 7    | Speed Optimize Enable         0 = Disable Speed Optimize         1 = Enable Speed Optimize         Note:       Refer to Section 3.9.5, "Speed Optimizer," on page 34 for additional information.                                                                                                                                                                                                                | R/W  | Ob      |
| 6    | AutoNeg NP Enable<br>0 = Next page is disabled in the auto-negotiation process<br>1 = Next page is enabled in the auto-negotiation process                                                                                                                                                                                                                                                                      | R/W  | 1b      |
| 5    | Auto MDIX Disable<br>0 = Auto Xover is enabled<br>1 = Auto Xover is disabled selection is done manually                                                                                                                                                                                                                                                                                                         | R/W  | Ob      |
| 4    | Auto Next Page Disable<br>Setting this bit disables automatic next page exchange in 1000BASE-T.<br>Advertising of next pages then depends on the value of the Next Page bit of<br>the Auto Negotiation Advertisement Register. In this case, if Next Page is<br>cleared, only the base page is sent.<br>0 = Normal operation                                                                                    | R/W  | Ob      |
|      | 1 = Automatic next page is disabled                                                                                                                                                                                                                                                                                                                                                                             |      |         |
| 3:2  | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                        | RO   | -       |
| 1    | <b>ENERGYON</b><br>This bit indicates whether energy is detected on the line. It is reset to "1" by a hardware reset. When a software reset is asserted, this bit is cleared. If this bit was set prior to a software reset, it will cause the INT7 bit of the Interrupt Source Flags Register to be set. Therefore, after a software or hardware reset, the INT7 bit should be cleared by writing a "1" to it. | RO   | 1b      |
|      | Refer to Section 3.5, "Interrupt Management," on page 25 for additional ENERGYON information.                                                                                                                                                                                                                                                                                                                   |      |         |

| BITS | DESCRIPTION                                                                                                                                 | TYPE | DEFAULT |
|------|---------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 0    | <b>Semi Crossover Enable</b><br>Setting this register enables semi cross over.<br>0 = Disable Semi cross over<br>1 = Enable Semi cross over | R/W  | Ob      |
|      | <b>Note:</b> Refer to Section 3.2, "HP Auto-MDIX," on page 20 for additional information.                                                   |      |         |

### 4.2.15 10/100 Special Modes Register

Index (In Decimal): 18

Size:

16 bits

| BITS | DESCRIPTION                                                                                                                                                                                                               | TYPE        | DEFAULT  |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|
| 15   | Enable RXDV Early Assertion<br>Setting this bit enables early assertion of RXDV in 10BASE-T. RXDV is<br>asserted before the SFD.<br>0 = Disable<br>1 = Enable                                                             | R/W         | Ob       |
| 14   | <b>10BT HD Loopback Disable</b><br>Setting this bit disables MII loopback in 10BASE-T half duplex mode.<br>0 = normal operation<br>1 = activates PHYT_10 test mode                                                        | R/W<br>NASR | 000000b  |
| 13:8 | RESERVED                                                                                                                                                                                                                  | RO          | -        |
| 7    | <b>CRC Error Counter Data Source</b><br>Setting this bit changes the data source of the 1000BASE-T CRC error<br>counter.<br>0 = Data source in 1000BASE-T received data<br>1 = Data source in 1000BASE-T transmitted data | R/W         | Ob       |
| 6    | MCLK25EN<br>Enable an 25Mhz MAC clock output.<br>0 = 125MHz<br>1 = 25MHz                                                                                                                                                  | RO          | Ob       |
| 5    | RESERVED                                                                                                                                                                                                                  | RO          | -        |
| 4:0  | <b>PHYADD[4:0]</b><br>The PHY Address is used for the SMI address and for the initialization of the Cipher (Scrambler) key.                                                                                               | R/W<br>NASR | Note 4.6 |

**Note 4.6** The default is determined by the CONFIG[1:0] pins as described in Section 3.8.1.2.1, "Configuring the SMI Address (CONFIG[1:0])," on page 29.

### 4.2.16 Extended Mode Control/Status Register

Index (In Decimal): 19

Size:

16 bits

| BITS  | DESCRIPTION                                                                                                                                                                                                                                                                                                          | TYPE        | DEFAULT  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|
| 15:11 | <b>MOD</b><br>Configures mode of operation. Refer to Section 3.8.1.2.2, "Configuring the Mode of Operation (CONFIG[3:2])," on page 30 for details.                                                                                                                                                                   | R/W<br>NASR | Note 4.7 |
| 10:9  | Transmitter FIFO Depth<br>00 = 4 bytes<br>01 = 5 bytes<br>10 = 6 bytes<br>11 = 7 bytes                                                                                                                                                                                                                               | R/W         | 00b      |
| 8:6   | RESERVED                                                                                                                                                                                                                                                                                                             | RO          | -        |
| 5:3   | RESERVED<br>These bits must be written as 111b.                                                                                                                                                                                                                                                                      | R/W         | 111b     |
| 2     | MDI/MDI-X 0:1<br>Selects between MDI and MDI-X for channel 0 and channel 1 only if the Auto<br>MDIX Disable bit of the 10/100 Mode Control/Status Register is 1.<br>0 = MDI<br>1 = MDI-X                                                                                                                             | RW          | Ob       |
| 1     | MDI/MDI-X 2:3<br>Selects between MDI and MDI-X for channel 2 and channel 3 only if the Auto<br>MDIX Disable bit of the 10/100 Mode Control/Status Register is 1.<br>0 = MDI<br>1 = MDI-X                                                                                                                             | RW          | Ob       |
| 0     | CONDITIONAL PARALLEL DETECT<br>0 = Parallel detect. (Auto Negotiation Advertisement Register is ignored.)<br>1 = Conditional Parallel Detect only at the speed advertised in the Auto<br>Negotiation Advertisement Register.<br>10BASE-T half duplex (10BASE-T bit =1)<br>100BASE-TX half duplex (100BASE-TX bit =1) | RW          | Ob       |

**Note 4.7** The default mode is determined by the CONFIG[3:2] pins as described in Section 3.8.1.2.2, "Configuring the Mode of Operation (CONFIG[3:2])," on page 30

### 4.2.17 Advanced Register Address Port

Index (In Decimal): 20 Size: 16 bits

| BITS | DESCRIPTION                                                                                                                                                                                                 | TYPE | DEFAULT  |
|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|
| 15   | <b>Read</b><br>When this bit is set to 1, the contents of the advanced register selected by<br>the Register Address field are latched to the Advanced Register Read Data<br>Port. This bit is self-cleared. | SC   | Ob       |
| 14:7 | RESERVED<br>Must be written with 00000011b for proper operation.<br>The values of RESERVED bits are not guaranteed on a read.                                                                               | R/W  | -        |
| 6:0  | <b>Register Address</b><br>The address of the Advanced Register being accessed (0-12).                                                                                                                      | RO   | 0000000b |

**Note:** Refer to Section 4.3, "Advanced PHY Registers," on page 64 for additional information on the advanced register set.

16 bits

Datasheet

### 4.2.18 Advanced Register Read Data Port

Index (In Decimal): 21 Size:

| BITS | DESCRIPTION                                                                                             | TYPE | DEFAULT |
|------|---------------------------------------------------------------------------------------------------------|------|---------|
| 15:0 | <b>Read</b><br>Data read from the Advanced Register selected via the Advanced Register<br>Address Port. | RO   | 0000h   |

**Note:** Refer to Section 4.3, "Advanced PHY Registers," on page 64 for additional information on the advanced register set.

#### 4.2.19 Control / Status Indications Register

Index (In Decimal): 27 Size:

16 bits

| BITS  | DESCRIPTION                                                                                                                                                    | TYPE        | DEFAULT  |
|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------|
| 15:10 | RESERVED                                                                                                                                                       | RO          | -        |
| 9     | <b>RGMII PHY TXC Delay Enable</b><br>Configures the RGMII PHY TXC delay mode:<br>0 = RGMII PHY TXC delay mode disabled<br>1 = RGMII PHY TXC delay mode enabled | R/W<br>NASR | Note 4.8 |
| 8     | <b>RGMII PHY RXC Delay Enable</b><br>Configures the RGMII PHY RXC delay mode:<br>0 = RGMII PHY RXC delay mode disabled<br>1 = RGMII PHY RXC delay mode enabled | R/W<br>NASR | Note 4.8 |
| 7:5   | RESERVED                                                                                                                                                       | RO          | -        |
| 4     | <b>XPOL</b><br>Polarity state of the 10BASE-T:<br>0 = Normal polarity<br>1 = Reversed polarity                                                                 | RO          | Ob       |
| 3:0   | RESERVED                                                                                                                                                       | RO          | -        |

**Note 4.8** The default is determined by the <u>RGMII\_ID\_MODE</u> configuration strap. When <u>RGMII\_ID\_MODE</u> is latched high, bits 8 and 9 are "1". When <u>RGMII\_ID\_MODE</u> is latched low, bits 8 and 9 are "0". Refer to Section 3.3, "RGMII Interface," on page 22 and Section 3.8.1.1, "Configuration Straps," on page 28 for additional information.

## 4.2.20 Interrupt Source Flags Register

Index (In Decimal): 29

Size:

16 bits

| BITS  | DESCRIPTION                                                                                                                                                                                                     | TYPE  | DEFAULT |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|
| 15:11 | RESERVED                                                                                                                                                                                                        | RO    | -       |
| 10    | INT10<br>0 = Not source of interrupt<br>1 = Transmitter Elastic Buffer Overflow                                                                                                                                 | LH/WC | 0b      |
| 9     | INT9<br>0 = Not source of interrupt<br>1 = Transmitter Elastic Buffer Underflow                                                                                                                                 | LH/WC | 0b      |
| 8     | INT8<br>0 = Not source of interrupt<br>1 = Idle Error Count Overflow                                                                                                                                            | LH/WC | 0b      |
| 7     | INT7<br>0 = Not source of interrupt<br>1 = ENERGYON generated                                                                                                                                                   | LH/WC | 0b      |
|       | This bit is set when there is a "0" to "1" transition of the ENERGYON bit in the 10/100 Mode Control/Status Register. This occurs when transitioning from no energy detected to energy detected, or vice versa. |       |         |
| 6     | INT6<br>0 = Not source of interrupt<br>1 = Auto-Negotiation complete                                                                                                                                            | LH/WC | 0b      |
| 5     | INT5<br>0 = Not source of interrupt<br>1 = Remote Fault Detected                                                                                                                                                | LH/WC | 0b      |
| 4     | INT4<br>0 = Not source of interrupt<br>1 = Link Down (link status negated)                                                                                                                                      | LH/WC | 0b      |
| 3     | INT3<br>0 = Not source of interrupt<br>1 = Auto-Negotiation LP Acknowledged                                                                                                                                     | LH/WC | 0b      |
| 2     | INT2<br>0 = Not source of interrupt<br>1 = Parallel Detection Fault or Master/Slave Configuration Fault                                                                                                         | LH/WC | 0b      |
| 1     | INT1<br>0 = Not source of interrupt<br>1 = Auto-Negotiation Page Received                                                                                                                                       | LH/WC | 0b      |
| 0     | RESERVED                                                                                                                                                                                                        | RO    | -       |

Note: Refer to Section 3.5, "Interrupt Management," on page 25 for additional information.

#### 4.2.21 Interrupt Mask Register

| Index | (In Decimal): | 30 |
|-------|---------------|----|
|-------|---------------|----|

Size:

16 bits

| BITS  | DESCRIPTION                                                                                                                                                             | TYPE | DEFAULT |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15:11 | RESERVED                                                                                                                                                                | RO   | -       |
| 10    | <b>INT10_EN</b><br>Transmitter Elastic Buffer Overflow interrupt enable.<br>0 = interrupt source is masked<br>1 = interrupt source is enabled                           | R/W  | Ob      |
| 9     | <b>INT9_EN</b><br>Transmitter Elastic Buffer Underflow interrupt enable.<br>0 = interrupt source is masked<br>1 = interrupt source is enabled                           | R/W  | Ob      |
| 8     | INT8_EN<br>Idle Error Count Overflow interrupt enable.<br>0 = interrupt source is masked<br>1 = interrupt source is enabled                                             | R/W  | Ob      |
| 7     | INT7_EN<br>ENERGYON interrupt enable<br>0 = interrupt source is masked<br>1 = interrupt source is enabled                                                               | R/W  | Ob      |
| 6     | INT6_EN<br>Auto-Negotiation interrupt enable<br>0 = interrupt source is masked.<br>1 = interrupt source is enabled.                                                     | R/W  | Ob      |
| 5     | INT5_EN<br>Remote Fault Detected interrupt enable.<br>0 = interrupt source is masked.<br>1 = interrupt source is enabled.                                               | R/W  | Ob      |
| 4     | <b>INT4_EN</b><br>Link Down (Link status negated) interrupt enable.<br>0 = interrupt source is masked.<br>1 = interrupt source is enabled.                              | R/W  | Ob      |
| 3     | <b>INT3_EN</b><br>Auto-Negotiation LP Acknowledge interrupt enable.<br>0 = interrupt source is masked.<br>1 = interrupt source is enabled.                              | R/W  | Ob      |
| 2     | <b>INT2_EN</b><br>Parallel Detection Fault or Master/Slave Configuration Fault interrupt enable.<br>0 = interrupt source is masked.<br>1 = interrupt source is enabled. | R/W  | Ob      |
| 1     | <b>INT1_EN</b><br>Auto-Negotiation Page Received interrupt enable.<br>0 = interrupt source is masked.<br>1 = interrupt source is enabled.                               | R/W  | Ob      |
| 0     | RESERVED                                                                                                                                                                | RO   | -       |

Note: Refer to Section 3.5, "Interrupt Management," on page 25 for additional information.

## 4.2.22 PHY Special Control / Status Register

Index (In Decimal): 31

Size:

16 bits

| BITS  | DESCRIPTION                                                                                                                                                 | TYPE | DEFAULT  |
|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|
| 15:13 | RESERVED                                                                                                                                                    | RO   | -        |
| 12    | Auto-negotiation done indication<br>0 = Auto-negotiation is not done or disabled (or not active)<br>1 = Auto-negotiation is done                            | RO   | 0b       |
|       | <b>Note:</b> This is a duplicate of register 1.5, however reads to register 31 do not clear status bits.                                                    |      |          |
| 11:5  | RESERVED                                                                                                                                                    | RO   | -        |
| 4:2   | Speed Indication<br>HCDSPEED value:<br>[001]=10Mbps Half-duplex<br>[101]=10Mbps Full-duplex<br>[010]=100BASE-TX Half-duplex<br>[110]=100BASE-TX Full-duplex | RO   | Note 4.9 |
| 1:0   | RESERVED                                                                                                                                                    | RO   | -        |

Note 4.9 Set according to the results of Auto-Negotiation.

### 4.3 Advanced PHY Registers

The advanced PHY registers are accessed using the following procedure:

- 1. Write to the Advanced Register Address Port with the Read bit set high, and the address of the desired advanced register in the Register Address field.
- 2. Read the contents of the selected register from Advanced Register Read Data Port.
- Note: The advanced registers cannot be written. All advanced registers are comprised of read-only (RO), or read-to-clear (RC) bits.

#### 4.3.1 Advanced Register Mapping

| REGISTER<br>NUMBER | REGISTER NAME                                    |
|--------------------|--------------------------------------------------|
| U0                 | User Status 1 Register                           |
| U1                 | User Status 2 Register                           |
| U2                 | Receive Error-Free Packets Counter High Register |
| U3                 | Receive Error-Free Packets Counter Mid Register  |
| U4                 | Receive Error-Free Packets Counter Low Register  |
| U5                 | CRC Error Counter High Register                  |
| U6                 | CRC Error Counter Mid Register                   |
| U7                 | CRC Error Counter Low Register                   |
| U8                 | Receive Error During Data Counter Register       |
| U9                 | Receive Error During Idle Counter Register       |
| U10                | Transmit Packet Counter High Register            |
| U11                | Transmit Packet Counter Mid Register             |
| U12                | Transmit Packet Counter Low Register             |

Table 4.3 Advanced Register Mapping

# 4.3.2 User Status 1 Register

Index:

U0

Size:

| BITS | DESCRIPTION                                                                                                                               | TYPE | DEFAULT |
|------|-------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15   | PLLREADY<br>0 = PLL is not locked<br>1 = PLL is locked                                                                                    | RO   | 0b      |
| 14   | <b>POLARITY_INV_3</b><br>This bit indicates reverse polarity on channel 3 when operating in 1000BASE-T mode.                              | RO   | 0b      |
|      | 0 = Channel 3 polarity is correct<br>1 = Channel 3 polarity is reversed                                                                   |      |         |
| 13   | <b>POLARITY_INV_2</b><br>This bit indicates reverse polarity on channel 2 when operating in 1000BASE-T mode.                              | RO   | 0b      |
|      | 0 = Channel 2 polarity is correct<br>1 = Channel 2 polarity is reversed                                                                   |      |         |
| 12   | <b>POLARITY_INV_1</b><br>This bit indicates reverse polarity on channel 1 when operating in 1000BASE-T mode.                              | RO   | 0b      |
|      | 0 = Channel 1 polarity is correct<br>1 = Channel 1 polarity is reversed                                                                   |      |         |
| 11   | <b>POLARITY_INV_0</b><br>This bit indicates reverse polarity on channel 0 when operating in 1000BASE-T mode.                              | RO   | 0b      |
|      | 0 = Channel 0 polarity is correct<br>1 = Channel 0 polarity is reversed                                                                   |      |         |
| 10:9 | RESERVED                                                                                                                                  | RO   | -       |
| 8    | <b>CLKREF_SEL</b><br>0 = Reference clock frequency = 125MHz<br>1 = Reference clock frequency = 25MHz                                      | RO   | 0b      |
|      | The value of this bit is based upon the configuration strap settings, as detailed in Section 3.8.1.1, "Configuration Straps," on page 28. |      |         |
| 7:0  | RESERVED                                                                                                                                  | RO   | -       |

# 4.3.3 User Status 2 Register

| Index: | U1 | Size: | 16 bits |
|--------|----|-------|---------|
|--------|----|-------|---------|

| BITS | DESCRIPTION                                                                                                                   | TYPE | DEFAULT |
|------|-------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15   | <b>XOVER Resolution 0:1</b><br>0 = Channel 0 and Channel 1 resolved as MDI.<br>1 = Channel 0 and Channel 1 resolved as MDI-X. | RO   | Ob      |
| 14   | <b>XOVER Resolution 2:3</b><br>0 = Channel 2 and Channel 3 resolved as MDI.<br>1 = Channel 2 and Channel 3 resolved as MDI-X. | RO   | Ob      |
| 13   | <b>Speed Optimize Status</b><br>When set, indicates the link was established using the Speed Optimize mechanism.              | RO   | 0b      |
|      | <b>Note:</b> Refer to Section 3.9.5, "Speed Optimizer," on page 34 for additional information.                                |      |         |
| 12:0 | RESERVED                                                                                                                      | RO   | -       |

#### 4.3.4 **Receive Error-Free Packets Counter High Register**

Index: U2

16 bits Size:

| BITS | DESCRIPTION                                                                                                                                                                                                  | TYPE      | DEFAULT |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|
| 15:0 | <b>RCVGPKT[47:32]</b><br>Counts the received error-free packets.<br>Contains the 16 upper bits of the 48-bit counter.<br>Reading this register resets all bits in the Receive Error-Free Packets<br>Counter. | RO/<br>RC | 0000h   |

Note: The 48-bit receive error-free packets counter is split across 3 registers. In order to read the counter correctly, the registers must be read in the following order: Receive Error-Free Packets Counter Low Register, Receive Error-Free Packets Counter Mid Register, Receive Error-Free Packets Counter High Register. After reading the high register, the counter will be automatically cleared.

#### 4.3.5 Receive Error-Free Packets Counter Mid Register

Index: U3 Size: 16 bits

| BITS | DESCRIPTION                                                                                                            | TYPE | DEFAULT |
|------|------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15:0 | <b>RCVGPKT[31:16]</b><br>Counts the received error-free packets.<br>Contains the 16 middle bits of the 48-bit counter. | RO   | 0000h   |

**Note:** The 48-bit receive error-free packets counter is split across 3 registers. In order to read the counter correctly, the registers must be read in the following order: Receive Error-Free Packets Counter Low Register, Receive Error-Free Packets Counter Mid Register, Receive Error-Free Packets Counter High Register. After reading the high register, the counter will be automatically cleared.

#### 4.3.6 Receive Error-Free Packets Counter Low Register

Index: U4 Size:

16 bits

| BITS | DESCRIPTION                                                                                                              | TYPE | DEFAULT |
|------|--------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15:0 | <b>RCVGPKT[15:0]</b><br>Counts the received error-free packets.<br>Contains the 16 low-order bits of the 48-bit counter. | RO   | 0000h   |

**Note:** The 48-bit receive error-free packets counter is split across 3 registers. In order to read the counter correctly, the registers must be read in the following order: Receive Error-Free Packets Counter Low Register, Receive Error-Free Packets Counter Mid Register, Receive Error-Free Packets Counter High Register. After reading the high register, the counter will be automatically cleared.

### 4.3.7 CRC Error Counter High Register

Index: U5 Size: 16 bits

| BITS | DESCRIPTION                                                                                                                                                                                                            | TYPE      | DEFAULT |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|
| 15:0 | <b>CRCERR[47:32]</b><br>Counts the CRC errors, which are generated by the CRC checker circuit.<br>Contains the 16 upper bits of the 48-bit counter.<br>Reading this register resets all bits in the CRC Error Counter. | RO/<br>RC | 0000h   |

**Note:** The 48-bit CRC error counter is split across 3 registers. In order to read the counter correctly, the registers must be read in the following order: CRC Error Counter Low Register, CRC Error Counter Mid Register, CRC Error Counter High Register. After reading the high register, the counter will be automatically cleared.

### 4.3.8 CRC Error Counter Mid Register

Index: U6 Size: 16 bits

| BITS | DESCRIPTION                                                                                                                                          | TYPE | DEFAULT |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15:0 | <b>CRCERR[31:16]</b><br>Counts the CRC errors, which are generated by the CRC checker circuit.<br>Contains the 16 middle bits of the 48-bit counter. | RO   | 0000h   |

**Note:** The 48-bit CRC error counter is split across 3 registers. In order to read the counter correctly, the registers must be read in the following order: CRC Error Counter Low Register, CRC Error Counter Mid Register, CRC Error Counter High Register. After reading the high register, the counter will be automatically cleared.

#### 4.3.9 CRC Error Counter Low Register

Index: U7 Size: 16 bits

| BITS | DESCRIPTION                                                                                                                                            | TYPE | DEFAULT |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15:0 | <b>CRCERR[15:0]</b><br>Counts the CRC errors, which are generated by the CRC checker circuit.<br>Contains the 16 low-order bits of the 48-bit counter. | RO   | 0000h   |

**Note:** The 48-bit CRC error counter is split across 3 registers. In order to read the counter correctly, the registers must be read in the following order: CRC Error Counter Low Register, CRC Error Counter Mid Register, CRC Error Counter High Register. After reading the high register, the counter will be automatically cleared.

# 4.3.10 Receive Error During Data Counter Register

Index: U8 Size: 16 bits

| BITS | DESCRIPTION                                                                                                                                                              | TYPE      | DEFAULT |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|
| 15:0 | <b>ND_DATA[15:0]</b><br>the assertions of RXER (going from low to high) when RXDV is <u>high</u> .<br>The RXER and RXDV signals are extrapolated from the RXCTRL<br>pin. | RO/<br>RC | 0000h   |

# 4.3.11 Receive Error During Idle Counter Register

Index: U9 Size: 16 bits

| BITS | DESCRIPTION                                                                                                                                                                        | TYPE      | DEFAULT |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|
| 15:0 | RXERIND_IDLE[15:0]<br>Counts the assertions of RXER (going from low to high) when RXDV is <u>low</u> .<br>Note: The RXER and RXDV signals are extrapolated from the RXCTRL<br>pin. | RO/<br>RC | 0000h   |

# 4.3.12 Transmit Packet Counter High Register

Index: U10

Size:

16 bits

| BITS | DESCRIPTION                                                                                                                                                                                    | TYPE      | DEFAULT |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|
| 15:0 | <b>TXPKT[47:32]</b><br>Counts the number of transmitted packets.<br>Contains the 16 upper bits of the 48-bit counter.<br>Reading this register resets all bits in the Transmit Packet Counter. | RO/<br>RC | 0000h   |

**Note:** The 48-bit transmit packet counter is split across 3 registers. In order to read the counter correctly, the registers must be read in the following order: Transmit Packet Counter Low Register, Transmit Packet Counter Mid Register, Transmit Packet Counter High Register. After reading the high register, the counter will be automatically cleared.

# 4.3.13 Transmit Packet Counter Mid Register

Index: U11 Size: 16 bits

| BITS | DESCRIPTION                                                                                                            | TYPE | DEFAULT |
|------|------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15:0 | <b>TXPKT[31:16]</b><br>Counts the number of transmitted packets.<br>Contains the 16 middle bits of the 48-bit counter. | RO   | 0000h   |

**Note:** The 48-bit transmit packet counter is split across 3 registers. In order to read the counter correctly, the registers must be read in the following order: Transmit Packet Counter Low Register, Transmit Packet Counter Mid Register, Transmit Packet Counter High Register. After reading the high register, the counter will be automatically cleared.

16 bits

Datasheet

# 4.3.14 Transmit Packet Counter Low Register

Index: U12 Size:

| BITS | DESCRIPTION                                                                                                              | TYPE | DEFAULT |
|------|--------------------------------------------------------------------------------------------------------------------------|------|---------|
| 15:0 | <b>TXPKT[15:0]</b><br>Counts the number of transmitted packets.<br>Contains the 16 low-order bits of the 48-bit counter. | RO   | 0000h   |

**Note:** The 48-bit transmit packet counter is split across 3 registers. In order to read the counter correctly, the registers must be read in the following order: Transmit Packet Counter Low Register, Transmit Packet Counter Mid Register, Transmit Packet Counter High Register. After reading the high register, the counter will be automatically cleared.

# **Chapter 5 Operational Characteristics**

# 5.1 Absolute Maximum Ratings\*

| Supply Voltage (VDD25IO) (Note 5.1)0.5V to +2.75V                       |
|-------------------------------------------------------------------------|
| Analog Supply Voltage (VDD12A) (Note 5.1)0.5V to +1.5V                  |
| Digital Core Supply Voltage (VDD12CORE) (Note 5.1)                      |
| Ethernet Magnetics Supply Voltage0.5V to +3.6V                          |
| Positive voltage on signal pins, with respect to ground (Note 5.2)+6.0V |
| Negative voltage on signal pins, with respect to ground (Note 5.3)      |
| Positive voltage on XI, with respect to ground+4.6V                     |
| Positive voltage on XO, with respect to ground+2.5V                     |
| Ambient Operating Temperature in Still Air (T <sub>A</sub> ) Note 5.4   |
| Junction to Ambient ( $\theta_{JA}$ )24.4°C/W                           |
| Junction to Top of Package ( $\Psi_{JT}$ )                              |
| Storage Temperature                                                     |
| Lead Temperature Range                                                  |
| Latch-up Performance per EIA/JESD 78+/-150mA                            |

- **Note 5.1** When powering this device from laboratory or system power supplies, it is important that the absolute maximum ratings not be exceeded or device failure can result. Some power supplies exhibit voltage spikes on their outputs when AC power is switched on or off. In addition, voltage transients on the AC power line may appear on the DC output. If this possibility exists, it is suggested that a clamp circuit be used.
- **Note 5.2** This rating does not apply to the following pins: XI, XO, ETHRBIAS.
- **Note 5.3** This rating does not apply to the following pins: ETHRBIAS.
- **Note 5.4** 0°C to +70°C for commercial version, -40°C to +85°C for industrial version.

\*Stresses exceeding those listed in this section could cause permanent damage to the device. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at any condition exceeding those indicated in Section 5.2, "Operating Conditions\*\*", Section 5.4, "DC Specifications", or any other applicable section of this specification is not implied. Note, device signals are *NOT* 5 volt tolerant unless specified otherwise.

# 5.2 Operating Conditions\*\*

| Supply Voltage (VDD25IO)                                              |
|-----------------------------------------------------------------------|
| Supply Voltage (VDD12A)                                               |
| Digital Core Supply Voltage (VDD12CORE)+1.14V to +1.26V               |
| Ethernet Magnetics Supply Voltage+2.25V to +3.6V                      |
| Ambient Operating Temperature in Still Air (T <sub>A</sub> ) Note 5.4 |

\*\*Proper operation of the device is guaranteed only within the ranges specified in this section. After the device has completed power-up, VDD25IO and the magnetics power supply must maintain their voltage level within +/-10%. Varying the voltage greater than +/-10% after the device has completed power-up can cause errors in device operation.

# 5.3 **Power Consumption**

This section details the power consumption of the device as measured during various modes of operation. Power consumption values are provided for both the device-only, and for the device plus Ethernet components. Power dissipation is impacted by temperature, supply voltage, and external source/sink requirements. All measurements were taken at  $+25^{\circ}$ C.

| PARAMETER                                                         | TYPICAL | UNIT |
|-------------------------------------------------------------------|---------|------|
| Supply Current (VDD25IO) (@ +2.5V)                                | 15      | mA   |
| Supply Current (VDD12CORE, VDD12BIAS, VDD12PLL, VDD12A) (@ +1.2V) | 460     | mA   |
| External Magnetics Current (@ +2.5V)                              | 197     | mA   |
| Total Power Dissipation (Device Only)                             | 589     | mW   |
| Total Power Dissipation (Device and Ethernet components)          | 1081    | mW   |

## Table 5.1 Power Consumption - 1000BASE-T Linked

### Table 5.2 Power Consumption - 100BASE-TX Linked

| PARAMETER                                                         | TYPICAL | UNIT |
|-------------------------------------------------------------------|---------|------|
| Supply Current (VDD25IO) (@ +2.5V)                                | 5       | mA   |
| Supply Current (VDD12CORE, VDD12BIAS, VDD12PLL, VDD12A) (@ +1.2V) | 85      | mA   |
| External Magnetics Current (@ +2.5V)                              | 57      | mA   |
| Total Power Dissipation (Device Only)                             | 115     | mW   |
| Total Power Dissipation (Device and Ethernet components)          | 258     | mW   |

| PARAMETER                                                         | TYPICAL | UNIT |
|-------------------------------------------------------------------|---------|------|
| Supply Current (VDD25IO) (@ +2.5V)                                | 4       | mA   |
| Supply Current (VDD12CORE, VDD12BIAS, VDD12PLL, VDD12A) (@ +1.2V) | 33      | mA   |
| External Magnetics Current (@ +2.5V)                              | 118     | mA   |
| Total Power Dissipation (Device Only)                             | 49      | mW   |
| Total Power Dissipation (Device and Ethernet components)          | 344     | mW   |

## Table 5.3 Power Consumption - 10BASE-T Linked

## Table 5.4 Power Consumption - Energy Detect

| PARAMETER                                                         | TYPICAL | UNIT |
|-------------------------------------------------------------------|---------|------|
| Supply Current (VDD25IO) (@ +2.5V)                                | 11      | mA   |
| Supply Current (VDD12CORE, VDD12BIAS, VDD12PLL, VDD12A) (@ +1.2V) | 28      | mA   |
| External Magnetics Current (@ +2.5V)                              | 15      | mA   |
| Total Power Dissipation (Device Only)                             | 61      | mW   |
| Total Power Dissipation (Device and Ethernet components)          | 98      | mW   |

## Table 5.5 Power Consumption - Hardware Power Down (PLL Enabled)

| PARAMETER                                                         | TYPICAL | UNIT |
|-------------------------------------------------------------------|---------|------|
| Supply Current (VDD25IO) (@ +2.5V)                                | 0.12    | mA   |
| Supply Current (VDD12CORE, VDD12BIAS, VDD12PLL, VDD12A) (@ +1.2V) | 17.29   | mA   |
| External Magnetics Current (@ +2.5V)                              | 7.00    | mA   |
| Total Power Dissipation (Device Only)                             | 21.16   | mW   |
| Total Power Dissipation (Device and Ethernet components)          | 44.26   | mW   |

| Table 5.6 | Power Consumption - Ha | ardware Power Down (PLL Disabled) |
|-----------|------------------------|-----------------------------------|
|-----------|------------------------|-----------------------------------|

| PARAMETER                                                         | TYPICAL | UNIT |
|-------------------------------------------------------------------|---------|------|
| Supply Current (VDD25IO) (@ +2.5V)                                | 0.12    | mA   |
| Supply Current (VDD12CORE, VDD12BIAS, VDD12PLL, VDD12A) (@ +1.2V) | 4.39    | mA   |
| External Magnetics Current (@ +2.5V)                              | 0.02    | mA   |
| Total Power Dissipation (Device Only)                             | 5.68    | mW   |
| Total Power Dissipation (Device and Ethernet components)          | 5.73    | mW   |



# 5.4 DC Specifications

| PARAMETER                                                           | SYMBOL           | MIN              | TYPICAL | MAX  | UNITS | NOTES                  |  |  |
|---------------------------------------------------------------------|------------------|------------------|---------|------|-------|------------------------|--|--|
| IS Type Input Buffer                                                |                  |                  |         |      |       |                        |  |  |
| Low Input Level                                                     | V <sub>ILI</sub> | -0.3             |         |      | V     |                        |  |  |
| High Input Level                                                    | V <sub>IHI</sub> |                  |         | 3.6  | V     |                        |  |  |
| Negative-Going Threshold                                            | V <sub>ILT</sub> | 0.64             | 1.15    | 1.76 | V     | Schmitt trigger        |  |  |
| Positive-Going Threshold                                            | V <sub>IHT</sub> | 0.81             | 1.29    | 1.90 | V     | Schmitt trigger        |  |  |
| SchmittTrigger Hysteresis<br>(V <sub>IHT</sub> - V <sub>ILT</sub> ) | V <sub>HYS</sub> | 102              | 136     | 288  | mV    |                        |  |  |
| Input Leakage<br>(V <sub>IN</sub> = VSS or VDD25IO)                 | I <sub>IH</sub>  | -10              |         | 10   | uA    | Note 5.5               |  |  |
| Input Capacitance                                                   | C <sub>IN</sub>  |                  |         | 3    | pF    |                        |  |  |
| O6 Type Buffers                                                     |                  |                  |         |      |       |                        |  |  |
| Low Output Level                                                    | V <sub>OL</sub>  |                  |         | 0.4  | V     | I <sub>OL</sub> = 6mA  |  |  |
| High Output Level                                                   | V <sub>OH</sub>  | VDD25IO -<br>0.4 |         |      | V     | I <sub>OH</sub> = -6mA |  |  |
| O8 Type Buffers                                                     |                  |                  |         |      |       |                        |  |  |
| Low Output Level                                                    | V <sub>OL</sub>  |                  |         | 0.4  | V     | I <sub>OL</sub> = 8mA  |  |  |
| High Output Level                                                   | V <sub>OH</sub>  | VDD25IO -<br>0.4 |         |      | V     | I <sub>OH</sub> = -8mA |  |  |
| ICLK Type Buffer<br>(XI Input)                                      |                  |                  |         |      |       | Note 5.6               |  |  |
| Low Input Level                                                     | V <sub>ILI</sub> | -0.3             |         | 0.5  | V     |                        |  |  |
| High Input Level                                                    | V <sub>IHI</sub> | 1.4              |         | 3.6  | V     |                        |  |  |

Table 5.7 I/O Buffer Characteristics

**Note 5.5** This specification applies to all inputs and tri-stated bi-directional pins. Internal pull-down and pull-up resistors add +/- 50uA per-pin (typical).

**Note 5.6** XI can optionally be driven from a 25MHz single-ended clock oscillator.

| PARAMETER                        | SYMBOL          | MIN  | ТҮР | МАХ | UNITS | NOTES    |
|----------------------------------|-----------------|------|-----|-----|-------|----------|
| Peak Differential Output Voltage | V <sub>OP</sub> | 670  |     | 820 | mV    | Note 5.7 |
| Signal Amplitude Symmetry        | V <sub>SS</sub> |      |     | 1   | %     | Note 5.7 |
| Signal Scaling                   | V <sub>SC</sub> |      |     | 2   | %     | Note 5.8 |
| Output Droop                     | V <sub>OD</sub> | 73.1 |     |     | %     | Note 5.7 |
| Transmission Distortion          |                 |      |     | 10  | mV    | Note 5.9 |

Table 5.8 1000BASE-T Transceiver Characteristics

Note 5.7 IEEE 802.ab Test Mode 1

RGMII 10/100/1000 Ethernet Transceiver with HP Auto-MDIX Support

## Datasheet

| Note 5.8 | From 1/2 of average V <sub>OP</sub> , Test Mode 1 |
|----------|---------------------------------------------------|
| Note 5.9 | IEEE 802.ab distortion processing                 |

| PARAMETER                             | SYMBOL           | MIN  | ТҮР | MAX   | UNITS | NOTES     |
|---------------------------------------|------------------|------|-----|-------|-------|-----------|
| Peak Differential Output Voltage High | V <sub>PPH</sub> | 950  | -   | 1050  | mVpk  | Note 5.10 |
| Peak Differential Output Voltage Low  | V <sub>PPL</sub> | -950 | -   | -1050 | mVpk  | Note 5.10 |
| Signal Amplitude Symmetry             | V <sub>SS</sub>  | 98   | -   | 102   | %     | Note 5.10 |
| Signal Rise and Fall Time             | T <sub>RF</sub>  | 3.0  | -   | 5.0   | nS    | Note 5.10 |
| Rise and Fall Symmetry                | T <sub>RFS</sub> | -    | -   | 0.5   | nS    | Note 5.10 |
| Duty Cycle Distortion                 | D <sub>CD</sub>  | 35   | 50  | 65    | %     | Note 5.11 |
| Overshoot and Undershoot              | V <sub>OS</sub>  | -    | -   | 5     | %     |           |
| Jitter                                |                  |      |     | 1.4   | nS    | Note 5.12 |

## Table 5.9 100BASE-TX Transceiver Characteristics

Note 5.10 Measured at line side of transformer, line replaced by  $100\Omega$  (+/- 1%) resistor.

**Note 5.11** Offset from 16nS pulse width at 50% of pulse peak.

**Note 5.12** Measured differentially.

| PARAMETER                                    | SYMBOL           | MIN | ТҮР | MAX | UNITS | NOTES     |
|----------------------------------------------|------------------|-----|-----|-----|-------|-----------|
| Transmitter Peak Differential Output Voltage | V <sub>OUT</sub> | 2.2 | 2.5 | 2.8 | V     | Note 5.13 |
| Receiver Differential Squelch Threshold      | V <sub>DS</sub>  | 300 | 420 | 585 | mV    |           |

Note 5.13 Min/max voltages guaranteed as measured with  $100\Omega$  resistive load.

# 5.5 AC Specifications

This section details the various AC timing specifications of the device.

- **Note:** The RGMII timing adheres to the HP RGMII Specification Version 2.0. Refer to this specification for additional RGMII timing information.
- **Note:** The Ethernet TX/RX pin timing adheres to the IEEE 802.3 specification. Refer to the IEEE 802.3 specification for detailed Ethernet timing information.

## 5.5.1 Equivalent Test Load

Output timing specifications assume a 25pF equivalent test load, unless otherwise noted, as illustrated in Figure 5.1.



Figure 5.1 Output Equivalent Test Load

RGMII 10/100/1000 Ethernet Transceiver with HP Auto-MDIX Support

#### Datasheet

## 5.5.2 Power Sequence Timing

Power supplies must adhere to the following rules:

- All power supplies of the same voltage must be powered up/down together.
- There is no power-up sequencing requirement, however all power supplies must reach operational levels within the time periods specified in Table 5.11.
- There is no power-down sequencing or timing requirement, however the device must not be powered for an extended period of time without all supplies at operational levels.
- Following initial power-on, or if a power supply brownout occurs (i.e., one or more supplies drops below operational limits), a power-on reset must be executed once all power supplies reach operational levels. Refer to Section 5.5.3, "Power-On Reset Timing," on page 85 for power-on reset requirements.
- Do not drive input signals without power supplied to the device.

Note: Violation of these specifications may damage the device.

| All 3.3V Power<br>Supply Pins | ← t <sub>pon</sub> → |
|-------------------------------|----------------------|
| All 1.2V Power<br>Supply Pins |                      |

Figure 5.2 Power Sequence Timing

## Table 5.11 Power Sequence Timing Values

| SYMBOL           | DESCRIPTION               | MIN | ТҮР | MAX | UNITS |
|------------------|---------------------------|-----|-----|-----|-------|
| t <sub>pon</sub> | Power supply turn on time | 0   |     | 25  | mS    |

# 5.5.3 Power-On Reset Timing

Figure 5.3 illustrates the nRESET, configuration strap/pin, and CONFIG[3:0] timing requirements in relation to power-on. A hardware reset (nRESET assertion) is required following power-up. For proper operation, nRESET must be asserted for no less than  $t_{rstia}$ . The nRESET pin can be asserted at any time, but must not be deasserted before  $t_{purstd}$  after all external power supplies have reached operational levels. In order for valid configuration strap values to be read at power-up, the  $t_{css}$  and  $t_{ch}$  timing constraints must be followed. In order for CONFIG[3:0] values to be read at power-up, the  $t_{cs}$  and  $t_{ch}$  timing constraints must be followed. Refer to Section 3.6.1, "Hardware Reset (nRESET)," on page 26 for additional information.



Figure 5.3 Power-On Reset Timing

| Table 5.12 | Power-On | Reset | Timing | Values |
|------------|----------|-------|--------|--------|
|------------|----------|-------|--------|--------|

| SYMBOL              | DESCRIPTION                                                        | MIN | ТҮР | МАХ | UNITS |
|---------------------|--------------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>purstd</sub> | External power supplies at operational level to nRESET deassertion | 25  |     |     | mS    |
| t <sub>purstv</sub> | External power supplies at operational level to nRESET valid       | 0   |     |     | nS    |
| t <sub>rstia</sub>  | nRESET input assertion time                                        | 100 |     |     | μS    |
| t <sub>css</sub>    | Configuration strap pins setup to nRESET deassertion               | 200 |     |     | nS    |
| t <sub>csh</sub>    | Configuration strap pins hold after nRESET deassertion             | 10  |     |     | nS    |
| t <sub>otaa</sub>   | Output tri-state after nRESET assertion                            |     |     | 50  | nS    |
| t <sub>odad</sub>   | Output drive after deassertion                                     | 40  |     | 800 | nS    |
| t <sub>cs</sub>     | CONFIG[3:0] setup to nRESET deassertion                            | 0   |     |     | nS    |
| t <sub>ch</sub>     | CONFIG[3:0] hold after nRESET deassertion                          | 1   |     |     | uS    |

**Note:** Device configuration straps are latched as a result of nRESET assertion. Refer to Section 3.8.1.1, "Configuration Straps," on page 28 details. Configuration straps must only be pulled high or low and must not be driven as inputs.

**Note:** nRESET deassertion must be monotonic.

## 5.5.4 Reset Timing

Figure 5.4 illustrates the nRESET pin timing requirements. For proper operation, nRESET must be asserted for no less than  $t_{rstia}$ . In order for valid configuration strap values to be read upon a nRESET assertion, the  $t_{css}$  and  $t_{csh}$  timing constraints must be followed. In order for CONFIG[3:0] values to be read at power-up, the  $t_{cs}$  and  $t_{ch}$  timing constraints must be followed. Refer to Section 3.6.1, "Hardware Reset (nRESET)," on page 26 for additional information.

**Note:** A hardware reset (nRESET assertion) is required following power-up. Refer to Section 5.5.3, "Power-On Reset Timing," on page 85 for additional information.



Figure 5.4 Reset Timing

| SYMBOL             | DESCRIPTION                                            |     | TYP | MAX | UNITS |
|--------------------|--------------------------------------------------------|-----|-----|-----|-------|
| t <sub>rstia</sub> | nRESET input assertion time                            | 1   |     |     | μS    |
| t <sub>css</sub>   | Configuration strap pins setup to nRESET deassertion   | 200 |     |     | nS    |
| t <sub>csh</sub>   | Configuration strap pins hold after nRESET deassertion | 10  |     |     | nS    |
| t <sub>otaa</sub>  | Output tri-state after nRESET assertion                |     |     | 50  | nS    |
| t <sub>odad</sub>  | Output drive after deassertion                         | 40  |     | 800 | nS    |
| t <sub>cs</sub>    | CONFIG[3:0] setup to nRESET deassertion                | 0   |     |     | nS    |
| t <sub>ch</sub>    | CONFIG[3:0] hold after nRESET deassertion              | 1   |     |     | uS    |

### Table 5.13 Reset Timing Values

**Note:** Device configuration straps are latched as a result of nRESET assertion. Refer to Section 3.8.1.1, "Configuration Straps," on page 28 details. Configuration straps must only be pulled high or low and must not be driven as inputs.

## 5.5.5 RGMII Timing

This section specifies the RGMII interface transmit and receive timing. The RGMII interface supports the independent enabling/disabling of the PHY TXC and RXC delays, each with unique timing properties. These timing are reflected in the following sub-sections. Please refer to Section 3.3, "RGMII Interface," on page 22 for additional details.

**Note:** All RGMII timing specifications assume a point-to-point test circuit as defined in Figure 3 of the RGMII specification 1.3.

## 5.5.5.1 PHY TXC Delay Enabled Timing



Figure 5.5 RGMII PHY TXC Delay Enabled Timing

| SYMBOL             | DESCRIPTION                                  | MIN       | ТҮР       | МАХ       | UNITS |
|--------------------|----------------------------------------------|-----------|-----------|-----------|-------|
| t <sub>txc</sub>   | TXC period                                   | Note 5.14 | Note 5.15 | Note 5.16 | ns    |
| t <sub>clkh</sub>  | TXC high time                                | Note 5.17 | 50        | Note 5.18 | %     |
| t <sub>ciki</sub>  | TXC low time                                 | Note 5.17 | 50        | Note 5.18 | %     |
| t <sub>setup</sub> | TXD[3:0], TXCTRL setup time to edge of TXC   | -0.9      |           |           | ns    |
| t <sub>hold</sub>  | TXD[3:0], TXCTRL hold time after edge of TXC | 2.7       |           |           | ns    |

Table 5.14 RGMII PHY TXC Delay Enabled Timing Values

- **Note 5.14** 7.2ns for 1000BASE-T operation, 36ns for 100BASE-TX operation, 360ns for 10BASE-T operation. Minimum limits are non-sustainable long term.
- **Note 5.15** 8ns for 1000BASE-T operation, 40ns for 100BASE-TX operation, 400ns for 10BASE-T operation.
- **Note 5.16** 8.8ns for 1000BASE-T operation, 44ns for 100BASE-TX operation, 440ns for 10BASE-T operation. Maximum limits are non-sustainable long term.
- Note 5.17 45% for 1000BASE-T operation, 40% for 100BASE-TX or 10BASE-T operation.
- Note 5.18 55% for 1000BASE-T operation, 60% for 100BASE-TX or 10BASE-T operation.



## 5.5.5.2 PHY TXC Delay Disabled Timing



Figure 5.6 RGMII PHY TXC Delay Disabled Timing

| SYMBOL             | DESCRIPTION                                  | MIN       | ТҮР       | МАХ       | UNITS |
|--------------------|----------------------------------------------|-----------|-----------|-----------|-------|
| t <sub>txc</sub>   | TXC period                                   | Note 5.19 | Note 5.20 | Note 5.21 | ns    |
| t <sub>clkh</sub>  | TXC high time                                | Note 5.22 | 50        | Note 5.23 | %     |
| t <sub>ciki</sub>  | TXC low time                                 | Note 5.22 | 50        | Note 5.23 | %     |
| t <sub>setup</sub> | TXD[3:0], TXCTRL setup time to edge of TXC   | 1.0       |           |           | ns    |
| t <sub>hold</sub>  | TXD[3:0], TXCTRL hold time after edge of TXC | 0.8       |           |           | ns    |

- **Note 5.19** 7.2ns for 1000BASE-T operation, 36ns for 100BASE-TX operation, 360ns for 10BASE-T operation. Minimum limits are non-sustainable long term.
- **Note 5.20** 8ns for 1000BASE-T operation, 40ns for 100BASE-TX operation, 400ns for 10BASE-T operation.
- **Note 5.21** 8.8ns for 1000BASE-T operation, 44ns for 100BASE-TX operation, 440ns for 10BASE-T operation. Maximum limits are non-sustainable long term.
- Note 5.22 45% for 1000BASE-T operation, 40% for 100BASE-TX or 10BASE-T operation.
- Note 5.23 55% for 1000BASE-T operation, 60% for 100BASE-TX or 10BASE-T operation.

## 5.5.5.3 PHY RXC Delay Enabled Timing



Figure 5.7 RGMII PHY RXC Delay Enabled Timing

| SYMBOL             | DESCRIPTION                                    | MIN       | ТҮР       | МАХ       | UNITS |
|--------------------|------------------------------------------------|-----------|-----------|-----------|-------|
| t <sub>rxc</sub>   | RXC period                                     | Note 5.24 | Note 5.25 | Note 5.26 | ns    |
| t <sub>clkh</sub>  | RXC high time                                  | Note 5.27 | 50        | Note 5.28 | %     |
| t <sub>clkl</sub>  | RXC low time                                   | Note 5.27 | 50        | Note 5.28 | %     |
| t <sub>setup</sub> | RXD[3:0], RXCTRL output setup from edge of RXC | 1.2       |           |           | ns    |
| t <sub>hold</sub>  | RXD[3:0], RXCTRL output hold from edge of RXC  | 1.2       |           |           | ns    |

- **Note 5.24** 7.2ns for 1000BASE-T operation, 36ns for 100BASE-TX operation, 360ns for 10BASE-T operation. Minimum limits are non-sustainable long term.
- **Note 5.25** 8ns for 1000BASE-T operation, 40ns for 100BASE-TX operation, 400ns for 10BASE-T operation.
- **Note 5.26** 8.8ns for 1000BASE-T operation, 44ns for 100BASE-TX operation, 440ns for 10BASE-T operation. Maximum limits are non-sustainable long term.
- Note 5.27 45% for 1000BASE-T operation, 40% for 100BASE-TX or 10BASE-T operation.
- Note 5.28 55% for 1000BASE-T operation, 60% for 100BASE-TX or 10BASE-T operation.

## 5.5.5.4 PHY RXC Delay Disabled Timing



Figure 5.8 RGMII PHY RXC Delay Disabled Timing

| SYMBOL            | DESCRIPTION               | MIN       | TYP       | MAX       | UNITS |
|-------------------|---------------------------|-----------|-----------|-----------|-------|
| t <sub>rxc</sub>  | RXC period                | Note 5.29 | Note 5.30 | Note 5.31 | ns    |
| t <sub>clkh</sub> | RXC high time             | Note 5.32 | 50        | Note 5.33 | %     |
| t <sub>clkl</sub> | RXC low time              | Note 5.32 | 50        | Note 5.33 | %     |
| t <sub>skew</sub> | Data to clock output skew | -500      |           | 500       | ps    |

- **Note 5.29** 7.2ns for 1000BASE-T operation, 36ns for 100BASE-TX operation, 360ns for 10BASE-T operation. Minimum limits are non-sustainable long term.
- **Note 5.30** 8ns for 1000BASE-T operation, 40ns for 100BASE-TX operation, 400ns for 10BASE-T operation.
- **Note 5.31** 8.8ns for 1000BASE-T operation, 44ns for 100BASE-TX operation, 440ns for 10BASE-T operation. Maximum limits are non-sustainable long term.
- Note 5.32 45% for 1000BASE-T operation, 40% for 100BASE-TX or 10BASE-T operation.
- Note 5.33 55% for 1000BASE-T operation, 60% for 100BASE-TX or 10BASE-T operation.

# 5.5.6 SMI Timing

This section specifies the SMI timing of the device. Please refer to Section 3.4, "Serial Management Interface (SMI)," on page 24 for additional details.



## Figure 5.9 SMI Timing

| Table 5.18 SMI Timing Valu | es |
|----------------------------|----|
|----------------------------|----|

| SYMBOL             | DESCRIPTION                                                  | MIN       | MAX | UNITS | NOTES |
|--------------------|--------------------------------------------------------------|-----------|-----|-------|-------|
| t <sub>clkp</sub>  | MDC period                                                   | 400       |     | ns    |       |
| t <sub>clkh</sub>  | MDC high time                                                | 160 (80%) |     | ns    |       |
| t <sub>clkl</sub>  | MDC low time                                                 | 160 (80%) |     | ns    |       |
| t <sub>val</sub>   | MDIO (read from PHY) output valid from rising edge of MDC    |           | 300 | ns    |       |
| t <sub>ohold</sub> | MDIO (read from PHY) output hold from rising edge of MDC     | 0         |     | ns    |       |
| t <sub>su</sub>    | MDIO (write to PHY) setup time to rising edge of MDC         | 10        |     | ns    |       |
| t <sub>ihold</sub> | MDIO (write to PHY) input hold time after rising edge of MDC | 10        |     | ns    |       |

# 5.5.7 JTAG Timing

This section specifies the JTAG timing of the device. Please refer to Section 3.9.7, "IEEE 1149.1 (JTAG) Boundary Scan," on page 34 for additional details.



## Figure 5.10 JTAG Timing

## Table 5.19 JTAG Timing Values

| SYMBOL                | DESCRIPTION                              | MIN                    | MAX                    | UNITS | NOTES |
|-----------------------|------------------------------------------|------------------------|------------------------|-------|-------|
| t <sub>tckp</sub>     | TCK clock period                         | 66.67                  |                        | ns    |       |
| t <sub>tckhl</sub>    | TCK clock high/low time                  | t <sub>tckp</sub> *0.4 | t <sub>tckp</sub> *0.6 | ns    |       |
| t <sub>su</sub>       | TDI, TMS setup to TCK rising edge        | 10                     |                        | ns    |       |
| t <sub>h</sub>        | TDI, TMS hold from TCK rising edge       | 10                     |                        | ns    |       |
| t <sub>dov</sub>      | TDO output valid from TCK falling edge   |                        | 16                     | ns    |       |
| t <sub>dohinvld</sub> | TDO output invalid from TCK falling edge | 0                      |                        | ns    |       |

# 5.6 Clock Circuit

The device can accept either a 25MHz crystal (preferred) or a 25/125 MHz single-ended clock oscillator (+/- 50ppm) input. If the single-ended clock oscillator method is implemented, XO should be left unconnected and XI should be driven with a nominal 0-3.3V clock signal. The input frequency of the single-ended clock oscillator must be configured via the <u>REFCLK\_SEL</u> configuration strap. The input clock duty cycle is 40% minimum, 50% typical and 60% maximum.

It is recommended that a crystal utilizing matching parallel load capacitors be used for the crystal input/output signals (XI/XO). See Table 5.20 for the recommended crystal specifications.

| PARAMETER                     | SYMBOL            | MIN       | NOM         | MAX       | UNITS | NOTES     |
|-------------------------------|-------------------|-----------|-------------|-----------|-------|-----------|
| Crystal Cut                   | AT, typ           |           |             |           |       |           |
| Crystal Oscillation Mode      | Fundamental Mode  |           |             |           |       |           |
| Crystal Calibration Mode      |                   | Paralle   | Resonant Mo | ode       |       |           |
| Frequency                     | F <sub>fund</sub> | -         | 25.000      | -         | MHz   |           |
| Frequency Tolerance @ 25°C    | F <sub>tol</sub>  | -         | -           | +/-50     | PPM   | Note 5.34 |
| Frequency Stability Over Temp | F <sub>temp</sub> | -         | -           | +/-50     | PPM   | Note 5.34 |
| Frequency Deviation Over Time | F <sub>age</sub>  | -         | +/-3 to 5   | -         | PPM   | Note 5.35 |
| Total Allowable PPM Budget    |                   | -         | -           | +/-50     | PPM   | Note 5.36 |
| Shunt Capacitance             | CO                | -         |             | 7         | pF    |           |
| Load Capacitance              | CL                | -         |             | 18        | pF    |           |
| Drive Level                   | P <sub>W</sub>    | 300       | -           | -         | uW    |           |
| Equivalent Series Resistance  | R <sub>1</sub>    | -         | -           | 50        | Ohm   |           |
| Operating Temperature Range   |                   | Note 5.37 | -           | Note 5.38 | °C    |           |
| XI Pin Capacitance            |                   | -         | 3 typ       | -         | pF    | Note 5.39 |
| XO Pin Capacitance            |                   | -         | 3 typ       | -         | pF    | Note 5.39 |

## **Table 5.20 Crystal Specifications**

- **Note 5.34** The maximum allowable values for Frequency Tolerance and Frequency Stability are application dependant. Since any particular application must meet the IEEE +/-50 PPM Total PPM Budget, the combination of these two values must be approximately +/-45 PPM (allowing for aging).
- **Note 5.35** Frequency Deviation Over Time is also referred to as Aging.
- **Note 5.36** The total deviation for the Transmitter Clock Frequency is specified by IEEE 802.3u as +/- 50 PPM.
- Note 5.37 0°C for commercial version, -40°C for industrial version.
- **Note 5.38** +70°C for commercial version, +85°C for industrial version.
- **Note 5.39** This number includes the pad, the bond wire and the lead frame. PCB capacitance is not included in this value. The XO/XI pin and PCB capacitance values are required to accurately calculate the value of the two external load capacitors. These two external load capacitors determine the accuracy of the 25.000 MHz frequency.

# **Chapter 6 Package Outline**

# 6.1 56-QFN Package



Figure 6.1 56-QFN Package



|       | MIN      | NOMINAL | MAX  | REMARKS                     |  |
|-------|----------|---------|------|-----------------------------|--|
| А     | 0.70     | 0.85    | 1.00 | Overall Package Height      |  |
| A1    | 0.00     | 0.02    | 0.05 | Standoff                    |  |
| A2    | -        | -       | 0.90 | Mold Cap Thickness          |  |
| D/E   | 7.85     | 8.00    | 8.15 | X/Y Body Size               |  |
| D1/E1 | 7.55     | 7.75    | 7.95 | X/Y Mold Cap Size           |  |
| D2/E2 | 5.80     | 5.90    | 6.00 | X/Y Exposed Pad Size        |  |
| L     | 0.30     | 0.40    | 0.50 | Terminal Length             |  |
| b     | 0.18     | 0.25    | 0.30 | Terminal Width              |  |
| K     | 0.55     | -       | -    | Center Pad to Pin Clearance |  |
| е     | 0.50 BSC |         |      | Terminal Pitch              |  |

## Notes:

1. All dimensions are in millimeters unless otherwise noted.

2. Dimension "b" applies to plated terminals and is measured between 0.15 and 0.30 mm from the terminal tip.

3. The pin 1 identifier may vary, but is always located within the zone indicated.



| LAND PATTERN DIMENSIONS |      |      |      |  |  |
|-------------------------|------|------|------|--|--|
| SYMBOL                  | MIN  | NOM  | MAX  |  |  |
| GD/GE                   | 6.93 | -    | 7.05 |  |  |
| D2'/E2'                 | -    | 5.90 | 5.90 |  |  |
| Х                       | -    | 0.28 | 0.28 |  |  |
| Y                       | -    | 0.69 | 0.69 |  |  |
| е                       | 0.50 |      |      |  |  |

## NO TES:

- 1. THE USER MAY MODIFY THE PCB LAND PATTERN DESIGN AND DIMENSIONS BASED ON THEIR EXPERIENCE AND/OR PROCESS CAPABILITY
- 2. EXPOSED SOLDERABLE COPPER AREA OF THE CENTER PAD CAN BE EITHER SOLID OR SEGMENTED
- 3. MAXIMUM THERMAL AND ELECTRICAL PACKAGE PERFORMANCE IS ACHIEVED WHEN AN ARRAY OF SOLID VIAS IS INCORPORATED IN THE CENTER LAND PATTERN

## PCB LAND PATTERN

Figure 6.2 56-QFN Recommended PCB Land Pattern

# **Chapter 7 Datasheet Revision History**

| <b>REVISION LEVEL &amp; DATE</b> | SECTION/FIGURE/ENTRY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CORRECTION                                                                                                                         |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Rev. 1.1 (06-03-13)              | Section 4.2.4, "PHY<br>Identifier 2 Register," on<br>page 44                                                                                                                                                                                                                                                                                                                                                                                                                                          | Corrected bits 9:4 default values from 0Ch to 0Eh                                                                                  |
|                                  | Table 2.3, "LED &<br>Configuration Pins," on<br>page 11, Table 3.4,<br>"Configuration Straps," on<br>page 28, Note 4.8 on<br>page 60, Figure 3.3 RGMII<br>Modes of Operation on<br>page 23                                                                                                                                                                                                                                                                                                            | Updated RGMII_ID_MODE description to correct polarity: 1=delay enabled, 0=delay disabled.                                          |
|                                  | Section 5.3, "Power<br>Consumption," on page 79                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Updated power consumption numbers                                                                                                  |
|                                  | Table 2.3, "LED &<br>Configuration Pins," on<br>page 11, Table 2.6,<br>"Miscellaneous Pins," on<br>page 13, Table 3.4,<br>"Configuration Straps," on<br>page 28, Section 5.6, "Clock<br>Circuit," on page 93                                                                                                                                                                                                                                                                                          | Updated XI and REFCLK_SEL definitions/info for clarity.                                                                            |
|                                  | Figure 2.1 56-QFN Pin<br>Assignments (TOP VIEW)<br>on page 9, Table 2.1,<br>"RGMII Interface Pins," on<br>page 10. Table 2.6,<br>"Miscellaneous Pins," on<br>page 13, Table 2.8, "56-QFN<br>Pin Assignments," on<br>page 15                                                                                                                                                                                                                                                                           | Updated pin 21 definition to no connect (NC).                                                                                      |
|                                  | Section 3.7.1, "General<br>Power-Down," on page 27,<br>Section 3.7.2, "Energy<br>Detect Power-Down," on<br>page 27, Table 3.4,<br>"Configuration Straps," on<br>page 28, Section 3.8.1.2.2,<br>"Configuring the Mode of<br>Operation (CONFIG[3:2]),"<br>on page 30, Section<br>Table 3.8, "Configuring the<br>Mode of Operation," on<br>page 30, Section Figure 3.1,<br>"Simplified Application<br>Diagram," on page 37,<br>Section 4.2.16, "Extended<br>Mode Control/Status<br>Register," on page 57 | Removed references to MACCLK and updated<br>definition of bit 3 of the Extended Mode<br>Control/Status Register.                   |
| Rev. 1.0 (08-02-12)              | All                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Commercial temperature range set to the standard<br>0 to 70C (was previously listed as "extended<br>commercial" temp. of 0 to 85C) |
| Rev. 1.0 (06-29-11)              | All                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Initial release                                                                                                                    |

## Table 7.1 Customer Revision History