### LIS2DW12 # MEMS digital output motion sensor: high-performance ultra-low-power 3-axis "femto" accelerometer Datasheet - production data #### **Features** - Ultra-low power consumption: 50 nA in powerdown mode, below 1 μA in active low-power mode - Very low noise: down to 1.3 mg RMS in lowpower mode - Multiple operating modes with multiple bandwidths - · Android stationary detection, motion detection - Supply voltage, 1.62 V to 3.6 V - · Independent IO supply - $\pm 2g/\pm 4g/\pm 8g/\pm 16g$ full scale - High-speed I<sup>2</sup>C/SPI digital output interface - · Single data conversion on demand - 16-bit data output - Embedded temperature sensor - Self-test - 32-level FIFO - 10000 g high shock survivability - ECOPACK<sup>®</sup>, RoHS and "Green" compliant ### **Applications** - Motion detection for wearables - · Gesture recognition and gaming - Motion-activated functions and user interfaces - Display orientation - Tap/double-tap recognition - · Free-fall detection - · Smart power saving for handheld devices - Hearing aids - Portable healthcare devices - Wireless sensor nodes - · Motion-enabled metering devices #### **Description** The LIS2DW12 is an ultra-low-power highperformance three-axis linear accelerometer belonging to the "femto" family which leverages on the robust and mature manufacturing processes already used for the production of micromachined accelerometers. The LIS2DW12 has user-selectable full scales of $\pm 2g/\pm 4g/\pm 8g/\pm 16g$ and is capable of measuring accelerations with output data rates from 1.6 Hz to 1600 Hz. The LIS2DW12 has an integrated 32-level first-in, first-out (FIFO) buffer allowing the user to store data in order to limit intervention by the host processor. The embedded self-test capability allows the user to check the functioning of the sensor in the final application. The LIS2DW12 has a dedicated internal engine to process motion and acceleration detection including free-fall, wakeup, highly configurable single/double-tap recognition, activity/inactivity, stationary/motion detection, portrait/landscape detection and 6D/4D orientation. The LIS2DW12 is available in a small thin plastic land grid array package (LGA) and it is guaranteed to operate over an extended temperature range from -40 °C to +85 °C. Table 1. Device summary | Order codes | Temp. range [°C] | Package | Packaging | |-------------|------------------|---------|---------------| | LIS2DW12 | -40 to +85 | LGA-12 | Tray | | LIS2DW12TR | -40 to +85 | LGA-12 | Tape and reel | Contents LIS2DW12 ### **Contents** | 1 | Bloc | k diagra | m and pin description | 8 | |---|------|------------|--------------------------------------------------------------------|----| | | 1.1 | Block di | iagram | 8 | | | 1.2 | Pin des | cription | 9 | | 2 | Мес | hanical a | and electrical specifications | 11 | | | 2.1 | Mechan | nical characteristics | 11 | | | 2.2 | Electrica | al characteristics | 13 | | | 2.3 | Temper | ature sensor characteristics | 14 | | | 2.4 | Commu | inication interface characteristics | 15 | | | | 2.4.1 | SPI - serial peripheral interface | 15 | | | | 2.4.2 | I <sup>2</sup> C - inter-IC control interface | 16 | | | 2.5 | Absolute | e maximum ratings | 18 | | 3 | Tern | ninology | and functionality | 19 | | | 3.1 | Termino | ology | 19 | | | | 3.1.1 | Sensitivity | 19 | | | | 3.1.2 | Zero-g level offset | 19 | | | 3.2 | Function | nality | 20 | | | | 3.2.1 | Operating modes | 20 | | | | 3.2.2 | Single data conversion on demand mode | 21 | | | | 3.2.3 | Self-test | 22 | | | | 3.2.4 | Activity/Inactivity, Android stationary/motion detection functions | 22 | | | | 3.2.5 | High tap/double-tap user configurability | | | | | 3.2.6 | Offset management | 23 | | | 3.3 | Sensing | g element | 23 | | | 3.4 | IC interf | face | 24 | | | 3.5 | Factory | calibration | 24 | | | 3.6 | Temper | ature sensor | 24 | | 4 | Арр | lication h | nints | 25 | | 5 | Digi | tal main l | blocks | 27 | | | 5.1 | Block di | iagram of filters | 27 | | | 5.2 | Data s | tabilization time vs. ODR/device setting | 28 | |---|-------|---------------------|------------------------------------------|----| | | 5.3 | FIFO | | 29 | | | | 5.3.1 | Bypass mode | 30 | | | | 5.3.2 | FIFO mode | 30 | | | | 5.3.3 | Continuous mode | 30 | | | | 5.3.4 | Continuous-to-FIFO mode | | | | | 5.3.5 | Bypass-to-Continuous mode | 32 | | 6 | Digit | al inter | faces | 33 | | | 6.1 | I <sup>2</sup> C se | rial interface | 33 | | | | 6.1.1 | I <sup>2</sup> C operation | 34 | | | 6.2 | SPI bu | ıs interface | 36 | | | | 6.2.1 | SPI read | 37 | | | | 6.2.2 | SPI write | 38 | | | | 6.2.3 | SPI read in 3-wire mode | 39 | | 7 | Regi | ster ma | pping | 40 | | 8 | Regi | ster de | scription | 42 | | | 8.1 | OUT_ | T_L (0Dh) | 42 | | | 8.2 | OUT_ | T_H (0Eh) | 42 | | | 8.3 | WHO_ | _AM_I (0Fh) | 42 | | | 8.4 | CTRL′ | 1 (20h) | 43 | | | 8.5 | CTRL2 | 2 (21h) | 44 | | | 8.6 | CTRL3 | 3 (22h) | 45 | | | 8.7 | CTRL4 | 4_INT1_PAD_CTRL (23h) | 46 | | | 8.8 | | 5_INT2_PAD_CTRL (24h) | | | | 8.9 | | : : : : : : : : : : : : : : : : : | | | | 8.10 | | T (26h) | | | | 8.11 | <del></del> | JS (27h) | | | | 8.12 | | X_L (28h) | | | | 8.13 | | X_H (29h) | | | | 8.14 | | Y_L (2Ah) | | | | 8.15 | | Y_H (2Bh) | | | | 8.16 | | т_п (26II) | | | | 0.10 | 001_2 | L_L (2011) | | | 10 | Revi | sion history | . 62 | |----|------|----------------------------|------| | | 9.2 | LGA-12 package information | . 61 | | | 9.1 | Soldering information | . 61 | | 9 | Pack | age information | . 61 | | | 8.35 | CTRL7 (3Fh) | . 60 | | | 8.34 | Z_OFS_USR (3Eh) | | | | 8.33 | Y_OFS_USR (3Dh) | | | | 8.32 | X_OFS_USR (3Ch) | | | | 8.31 | ALL_INT_SRC (3Bh) | | | | 8.30 | SIXD_SRC (3Ah) | . 58 | | | 8.29 | TAP_SRC (39h) | | | | 8.28 | WAKE_UP_SRC (38h) | . 57 | | | 8.27 | STATUS_DUP (37h) | . 56 | | | 8.26 | FREE_FALL (36h) | . 55 | | | 8.25 | WAKE_UP_DUR (35h) | . 55 | | | 8.24 | WAKE_UP_THS (34h) | . 54 | | | 8.23 | INT_DUR (33h) | . 54 | | | 8.22 | TAP_THS_Z (32h) | . 53 | | | 8.21 | TAP_THS_Y (31h) | . 53 | | | 8.20 | TAP_THS_X (30h) | . 52 | | | 8.19 | FIFO_SAMPLES (2Fh) | . 52 | | | 8.18 | FIFO_CTRL (2Eh) | . 51 | | | 8.17 | OUT_Z_H (2Dh) | . 51 | LIS2DW12 List of tables # List of tables | Table 1. | Device summary | 1 | |-----------|-------------------------------------------------------------------------------|----| | Table 2. | Pin description | | | Table 3. | Internal pull-up values (typ.) for SDO/SA0 and CS pins | 10 | | Table 4. | Mechanical characteristics @ Vdd = 1.8 V, T = 25 °C unless otherwise noted | 11 | | Table 5. | Electrical characteristics @ Vdd = 1.8 V, T = 25 °C unless otherwise noted | 13 | | Table 6. | Temperature sensor characteristics | 14 | | Table 7. | SPI slave timing values | 15 | | Table 8. | I <sup>2</sup> C slave timing values | 16 | | Table 9. | I <sup>2</sup> C high-speed mode specifications at 1 MHz and 3.4 MHz | 17 | | Table 10. | Absolute maximum ratings | 18 | | Table 11. | Operating modes - low-noise setting disabled | 20 | | Table 12. | Operating modes - low-noise setting enabled | 21 | | Table 13. | Internal pin status | 26 | | Table 14. | Number of samples to be discarded | 28 | | Table 15. | Serial interface pin description | 33 | | Table 16. | I <sup>2</sup> C terminology | 33 | | Table 17. | SAD+Read/Write patterns | 34 | | Table 18. | Transfer when master is writing one byte to slave | 35 | | Table 19. | Transfer when master is writing multiple bytes to slave | 35 | | Table 20. | Transfer when master is receiving (reading) one byte of data from slave | | | Table 21. | Transfer when master is receiving (reading) multiple bytes of data from slave | 35 | | Table 22. | Register map | 40 | | Table 23. | OUT_T_L register | 42 | | Table 24. | OUT_T_L register description | | | Table 25. | OUT_T_H register | | | Table 26. | OUT_T_H register description | | | Table 27. | WHO_AM_I register default values | | | Table 28. | Control register 1 | | | Table 29. | Control register 1 description | | | Table 30. | Data rate configuration | | | Table 31. | Mode selection | | | Table 32. | Low-power mode selection | | | Table 33. | Control register 2 | | | Table 34. | Control register 2 description | | | Table 35. | Control register 3 | | | Table 36. | Control register 3 description | | | Table 37. | Self-test mode selection | | | Table 38. | Control register 4 | | | Table 39. | Control register 4description | | | Table 40. | Control register 5 | | | Table 41. | Control register 5 description | | | Table 42. | Control register 6 | 48 | | Table 43. | Control register 6 description | | | Table 44. | Digital filtering cutoff selection | | | Table 45. | Full-scale selection | | | Table 46. | OUT_T register | | | Table 47. | OUT_T register description | | | Table 48. | STATUS register | 49 | List of tables LIS2DW12 | Table 49. | STATUS register description | 49 | |-----------|----------------------------------------------|------| | Table 50. | OUT X L register | | | Table 51. | OUT X H register | | | Table 52. | OUT_Y_L register | | | Table 53. | OUT_Y_H register | | | Table 54. | OUT Z L register | | | Table 55. | OUT Z H register. | | | Table 56. | FIFO CTRL register | | | Table 57. | FIFO_CTRL register description | | | Table 58. | FIFO mode selection. | | | Table 59. | FIFO_SAMPLES register | | | Table 60. | FIFO_SAMPLES register description | | | Table 61. | TAP_THS_X register | | | Table 61. | TAP_THS_X register description | | | Table 63. | | | | Table 64. | 4D/6D threshold setting FS @ ±2 g | | | | | | | Table 65. | TAP_THS_Y register description | | | Table 66. | Selection of axis priority for tap detection | | | Table 67. | TAP_THS_Z register | | | Table 68. | TAP_THS_Z register description | | | Table 69. | INT_DUR register | | | Table 70. | INT_DUR register description | | | Table 71. | WAKE_UP_THS register | | | Table 72. | WAKE_UP_THS register description | | | Table 73. | WAKE_UP_DUR register | | | Table 74. | WAKE_UP_DUR register description | | | Table 75. | FREE_FALL register | | | Table 76. | FREE_FALL register description | . 55 | | Table 77. | FREE_FALL threshold decoding @ ±2 g FS | | | Table 78. | STATUS_DUP register | | | Table 79. | STATUS_DUP register description | | | Table 80. | WAKE_UP_SRC register | | | Table 81. | WAKE_UP_SRC register description | | | Table 82. | TAP_SRC register | | | Table 83. | TAP_SRC register description | | | Table 84. | SIXD_SRC register | | | Table 85. | SIXD_SRC register description | | | Table 86. | ALL_INT_SRC register | | | Table 87. | ALL_INT_SRC register description | . 58 | | Table 88. | X_OFS_USR register | | | Table 89. | X_OFS_USR register description | . 59 | | Table 90. | Y_OFS_USR register | | | Table 91. | Y_OFS_USR register description | . 59 | | Table 92. | Z_OFS_USR register | . 59 | | Table 93. | Z_OFS_USR register description | | | Table 94. | CTRL7 register | | | Table 95. | CTRL7 register description | | | Table 06 | Document revision history | 62 | LIS2DW12 List of figures # List of figures | Figure 1. | Block diagram | 8 | |------------|---------------------------------------------------------------|----| | Figure 2. | Pin connections | | | Figure 3. | SPI slave timing diagram | 15 | | Figure 4. | I <sup>2</sup> C slave timing diagram | 16 | | Figure 5. | Single data conversion on demand functionality | 22 | | Figure 6. | LIS2DW12 electrical connections (top view) | 25 | | Figure 7. | Accelerometer chain | 27 | | Figure 8. | Continuous-to-FIFO mode | | | Figure 9. | Trigger event to FIFO for Continuous-to-FIFO mode | 31 | | Figure 10. | Bypass-to-Continuous mode | 32 | | Figure 11. | Trigger event to FIFO for Bypass-to-Continuous mode | 32 | | Figure 12. | Read and write protocol | 36 | | Figure 13. | SPI read protocol | 37 | | Figure 14. | Multiple byte SPI read protocol (2-byte example) | 37 | | Figure 15. | SPI write protocol | 38 | | Figure 16. | Multiple byte SPI write protocol (2-byte example) | 38 | | Figure 17. | SPI read protocol in 3-wire mode | 39 | | Figure 18. | LGA-12 2.0 x 2.0 x 0.7 mm package outline and mechanical data | 61 | # 1 Block diagram and pin description ### 1.1 Block diagram Figure 1. Block diagram 8/63 DocID029682 Rev 4 ### 1.2 Pin description Figure 2. Pin connections Table 2. Pin description | Pin# | Name | Function | |------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SCL | I <sup>2</sup> C serial clock (SCL) | | | SPC | SPI serial port clock (SPC) | | 2 <sup>(1)</sup> | cs | SPI enable I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) | | 3 <sup>(1)</sup> | SDO | SPI serial data output (SDO) | | 3\'/ | SA0 | I <sup>2</sup> C less significant bit of the device address (SA0) | | | SDA | I <sup>2</sup> C serial data (SDA) | | 4 | SDI | SPI serial data input (SDI) | | | SDO | 3-wire interface serial data output (SDO) | | 5 | NC | Internally not connected. Can be tied to VDD, VDDIO, or GND. | | 6 | GND | 0 V supply | | 7 | RES | Connect to GND | | 8 | GND | 0 V supply | | 9 | VDD | Power supply | | 10 | VDD_IO | Power supply for I/O pins | | 11 | INT2 | Interrupt pin 2. Clock input when selected in single data conversion on demand. | | 12 | INT1 | Interrupt pin 1 | <sup>1.</sup> SDO/SA0 and CS pins are internally pulled up. Refer to *Table 3* for the internal pull-up values (typ). Table 3. Internal pull-up values (typ.) for SDO/SA0 and CS pins | Vdd_IO | Resistor value for SDO/SA0 and CS pins | | | | |--------|----------------------------------------|--|--|--| | Vuu_IO | Typ. (kΩ) | | | | | 1.7 V | 54.4 | | | | | 1.8 V | 49.2 | | | | | 2.5 V | 30.4 | | | | | 3.6 V | 20.4 | | | | # 2 Mechanical and electrical specifications ### 2.1 Mechanical characteristics Table 4. Mechanical characteristics @ Vdd = 1.8 V, T = 25 °C unless otherwise noted <sup>(1)</sup> | Symbol | Parameter | Test conditions | Min. | Typ. <sup>(2)</sup> | Max. | Unit | |--------|------------------------------------------------------|--------------------------------------------------------------------------------------|------|---------------------|------|-------------------| | | | | | ±2 | | | | FS | Measurement range | | | ±4 | | ~ | | 13 | weasurement range | | | ±8 | | g | | | | | | ±16 | | | | | Sensitivity | @ FS ±2 g in High-Performance Mode and all Low- Power modes except Low-Power Mode 1 | | 0.244 | | | | | | @ FS ±4 g in High-Performance Mode and all Low- Power Modes except Low-Power Mode 1 | | 0.488 | | | | So | | @ FS ±8 g in High-Performance Mode and all Low- Power modes except Low-Power Mode 1 | | 0.976 | | m <i>g</i> /digit | | | | @ FS ±16 g in High-Performance Mode and all Low- Power modes except Low-Power Mode 1 | | 1.952 | | | | | | @ FS ±2 g<br>in Low-Power Mode 1 | | 0.976 | | | | | | @ FS ±4 g<br>in Low-Power Mode 1 | | 1.952 | | | | | | @ FS ±8 g<br>in Low-Power Mode 1 | | 3.904 | | | | | | @ FS ±16 g<br>in Low-Power Mode 1 | | 7.808 | | | | An | Noise density - High-performance Mode <sup>(3)</sup> | @ FS ±2 g | | 90 | | μ <i>g</i> /√Hz | | | | Low-Power Mode 4 | | 1.3 | | | | RMS | RMS noise - Low-Power Modes <sup>(4)</sup> | Low-Power Mode 3 | | 1.8 | | mg(RMS) | | | @ FS ±2 g | Low-Power Mode 2 | | 2.4 | | my(Kivio) | | | | Low-Power Mode 1 | | 4.5 | | | | TyOff | Zero-g level offset accuracy <sup>(5)</sup> | | | ±20 | | m <i>g</i> | | TCO | Zero- <i>g</i> offset change vs. temperature | | | ±0.2 | | m <i>g</i> /°C | Table 4. Mechanical characteristics @ Vdd = 1.8 V, T = 25 °C unless otherwise noted $^{(1)}$ | Symbol | Parameter | Test conditions | Min. | Typ. <sup>(2)</sup> | Max. | Unit | |--------|------------------------------------|-----------------|------|---------------------|------|------------| | TCS | Sensitivity change vs. temperature | | | 0.01 | | %/°C | | ST | Self-test positive difference | | 70 | | 1500 | m <i>g</i> | - 1. The product is factory calibrated at 1.8 V. The operational power supply range is from 1.62 V to 3.6 V. - 2. Typical specifications are not guaranteed. - 3. Noise density is the same for all ODRs. Low-noise setting enabled. - 4. RMS noise is the same for all ODRs. Low-noise setting enabled. - 5. Values after factory calibration test and trimming. ### 2.2 Electrical characteristics Table 5. Electrical characteristics @ Vdd = 1.8 V, T = 25 °C unless otherwise noted <sup>(1)</sup> | Symbol | Parameter | Test conditions | Min. | Typ. <sup>(2)</sup> | Max. | Unit | |-----------------|----------------------------------------------------------------|---------------------------------------------|----------------|---------------------|------------|------| | Vdd | Supply voltage | | 1.62 | 1.8 | 3.6 | V | | Vdd_IO | I/O pins supply voltage <sup>(3)</sup> | | 1.62 | | Vdd+0.1 | V | | IddHR | Current consumption in<br>High-Performance Mode <sup>(4)</sup> | @ ODR range<br>12.5 Hz - 1600 Hz,<br>14-bit | | 90 | | μА | | | | ODR 100 Hz | | 5 | | μΑ | | IddLP | Current consumption in Low-Power Mode <sup>(5)</sup> | ODR 50 Hz | | 3 | | | | IddLP | | ODR 12.5 Hz | | 1 | | | | | | ODR 1.6 Hz | | 0.38 | | | | ldd_PD | Current consumption in power-down | | | 50 | | nA | | V <sub>IH</sub> | Digital high-level input voltage | | 0.8*Vdd_IO | | | V | | V <sub>IL</sub> | Digital low-level input voltage | | | | 0.2*Vdd_IO | V | | V <sub>OH</sub> | Digital high-level output voltage | I <sub>OH</sub> = 4 mA <sup>(6)</sup> | VDD_IO - 0.2 V | | | | | V <sub>OL</sub> | Digital low-level output voltage | I <sub>OL</sub> = 4 mA <sup>(6)</sup> | | | 0.2 V | | <sup>1.</sup> The product is factory calibrated at 1.8 V. The operational power supply range is from 1.62 V to 3.6 V. <sup>2.</sup> Typical specifications are not guaranteed. <sup>3.</sup> It is possible to remove Vdd maintaining Vdd\_IO without blocking the communication busses. In this condition the measurement chain is powered off. <sup>4.</sup> Low-noise setting disabled. <sup>5.</sup> Low-Power Mode 1. Low-noise setting disabled. <sup>6. 4</sup> mA is the maximum driving capability, ie. the maximum DC current that can be sourced/sunk by the digital pad in order to guarantee the correct digital output voltage levels V<sub>OH</sub> and V<sub>OL</sub>. ### 2.3 Temperature sensor characteristics @ Vdd = 1.8 V, T = 25 °C unless otherwise noted Table 6. Temperature sensor characteristics | Symbol | Parameter | Min. | Typ. <sup>(1)</sup> | Max. | Unit | |--------|----------------------------------------------------------------------------------------------------------------------|------|---------------------|------|---------| | Тор | Operating temperature range | -40 | | +85 | °C | | Toff | Temperature offset <sup>(2)</sup> | -15 | | +15 | °C | | TCD. | TSDr Temperature sensor output change vs. temperature | | 1 <sup>(3)</sup> | | 1 CD/°C | | I SDr | | | 16 <sup>(4)</sup> | | LSB/°C | | TODR | Temperature refresh rate in High-Performance Mode for all ODRs or in Low-Power Modes for ODRs equal to 200/100/50 Hz | | 50 | | | | | Temperature refresh rate in Low-Power Modes for ODR equal to 25 Hz | | 25 | | Hz | | | Temperature refresh rate in Low-Power Modes for ODR equal to 12.5 Hz | | 12.5 | | П | | | Temperature refresh rate in Low-Power Modes for ODR equal to 1.6 Hz | | 1.6 | | | <sup>1.</sup> Typical specifications are not guaranteed. <sup>2.</sup> The output of the temperature sensor is 0 LSB (typ.) at 25 $^{\circ}$ C. <sup>3. 8-</sup>bit resolution. <sup>4. 12-</sup>bit resolution. #### **Communication interface characteristics** 2.4 #### 2.4.1 SPI - serial peripheral interface Subject to general operating conditions for Vdd and Top. Table 7. SPI slave timing values | Combal | Parameter. | Val | Value <sup>(1)</sup> | | | |----------------------|-------------------------|-----|----------------------|------|--| | Symbol | Parameter | Min | Max | Unit | | | t <sub>c(SPC)</sub> | SPI clock cycle | 100 | | ns | | | f <sub>c(SPC)</sub> | SPI clock frequency | | 10 | MHz | | | t <sub>su(CS)</sub> | CS setup time | 6 | | | | | t <sub>h(CS)</sub> | CS hold time | 8 | | | | | t <sub>su(SI)</sub> | SDI input setup time | 12 | | | | | t <sub>h(SI)</sub> | SDI input hold time | 15 | | ns | | | t <sub>v(SO)</sub> | SDO valid output time | | 50 | | | | t <sub>h(SO)</sub> | SDO output hold time | 9 | | | | | t <sub>dis(SO)</sub> | SDO output disable time | | 50 | | | <sup>1. 10</sup> MHz clock frequency for SPI with both 4 and 3 wires, based on characterization results, not tested in production. CS SPC LSB IN SDI MSB IN SDO MSB OUT LSB OUT Figure 3. SPI slave timing diagram Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both input and output ports. #### I<sup>2</sup>C - inter-IC control interface 2.4.2 Subject to general operating conditions for Vdd and Top. Table 8. I<sup>2</sup>C slave timing values | Symbol | Parameter | I <sup>2</sup> C standa | rd mode <sup>(1)</sup> | I <sup>2</sup> C fast | Unit | | |-----------------------|------------------------------------------------|-------------------------|------------------------|-----------------------|------|-------| | Зушьог | Parameter | Min | Max | Min | Max | Oilit | | f <sub>(SCL)</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | kHz | | t <sub>w(SCLL)</sub> | SCL clock low time | 4.7 | | 1.3 | | 116 | | t <sub>w(SCLH)</sub> | SCL clock high time | 4.0 | | 0.6 | | μs | | t <sub>su(SDA)</sub> | SDA setup time | 250 | | 100 | | ns | | t <sub>h(SDA)</sub> | SDA data hold time | 0.01 | 3.45 | 0.01 | 0.9 | μs | | t <sub>h(ST)</sub> | START condition hold time | 4 | | 0.6 | | | | t <sub>su(SR)</sub> | Repeated START condition setup time | 4.7 | | 0.6 | | | | t <sub>su(SP)</sub> | STOP condition setup time | 4 | | 0.6 | | μs | | t <sub>w(SP:SR)</sub> | Bus free time between STOP and START condition | 4.7 | | 1.3 | | | <sup>1.</sup> Data based on standard I<sup>2</sup>C protocol requirement, not tested in production Figure 4. I<sup>2</sup>C slave timing diagram REPEATED START START START SDA SCL Measurement points are done at 0.2·Vdd\_IO and 0.8·Vdd\_IO, for both ports. Note: 16/63 DocID029682 Rev 4 Table 9. I<sup>2</sup>C high-speed mode specifications at 1 MHz and 3.4 MHz | | Symbol | Parameter | Min | Max | Unit | | |-----------------------------------|---------------------|----------------------------------------------------------------------------------------|------------|-----|------|--| | | f <sub>SCL</sub> | SCL clock frequency | 0 | 1 | MHz | | | | t <sub>HD;STA</sub> | Hold time (repeated) START condition | 260 | - | | | | | t <sub>LOW</sub> | Low period of the SCL clock | 500 | - | 7 | | | | t <sub>HIGH</sub> | High period of the SCL clock | 260 | - | 7 | | | | t <sub>SU;STA</sub> | Setup time for a repeated START condition 20 | | - | | | | | t <sub>HD;DAT</sub> | Data hold time | 0 | - | 7 | | | | t <sub>SU;DAT</sub> | Data setup time | 50 | - | ns | | | | t <sub>rDA</sub> | Rise time of SDA signal | - | 120 | 7 | | | Fast mode | t <sub>fDA</sub> | Fall time of SDA signal | - | 120 | 7 | | | plus <sup>(1)</sup> | t <sub>rCL</sub> | Rise time of SCL signal | 20*Vdd/5.5 | 120 | 7 | | | | t <sub>fCL</sub> | Fall time of SCL signal | 20*Vdd/5.5 | 120 | 7 | | | | t <sub>SU;STO</sub> | Setup time for STOP condition | 260 | - | 7 | | | | C <sub>b</sub> | Capacitive load for each bus line | - | 550 | pF | | | | t <sub>VD;DAT</sub> | Data valid time | - | 450 | ns V | | | | t <sub>VD;ACK</sub> | Data valid acknowledge time | - | 450 | | | | | V <sub>nL</sub> | Noise margin at low level | 0.1Vdd | - | | | | | V <sub>nH</sub> | Noise margin at high level | 0.2Vdd | - | 7 V | | | | t <sub>SP</sub> | Pulse width of spikes that must be suppressed by the input filter | 0 | 50 | ns | | | | f <sub>SCLH</sub> | SCLH clock frequency | 0 | 3.4 | MHz | | | | t <sub>SU;STA</sub> | Setup time for a repeated START condition | 160 | - | | | | | t <sub>HD;STA</sub> | Hold time (repeated) START condition | 160 | - | | | | | t <sub>LOW</sub> | Low period of the SCLH clock | 160 | - | 7 | | | | t <sub>HIGH</sub> | High period of the SCLH clock | 60 | - | 7 | | | | t <sub>SU;DAT</sub> | Data setup time | 10 | - | | | | | t <sub>HD;DAT</sub> | Data hold time | 0 | 70 | 7 | | | | t <sub>rCL</sub> | Rise time of SCLH signal | 10 | 40 | ns | | | High-speed<br>mode <sup>(1)</sup> | t <sub>rCL1</sub> | Rise time of SCLH signal after a repeated START condition and after an acknowledge bit | 10 | 80 | | | | | t <sub>fCL</sub> | Fall time of SCLH signal | 10 | 40 | | | | | t <sub>rDA</sub> | Rise time of SDAH signal | 10 | 80 | 7 | | | | t <sub>fDA</sub> | Fall time of SDAH signal | 10 | 80 | 7 | | | | t <sub>SU;STO</sub> | Setup time for STOP condition | 160 | - | | | | | C <sub>b</sub> | Capacitive load for each bus line | - | 100 | pF | | | | V <sub>nH</sub> | Noise margin at high level | 0.2Vdd | - | V | | | | t <sub>SP</sub> | Pulse width of spikes that must be suppressed by the input filter | 0 | 10 | ns | | <sup>1.</sup> Data based on characterization, not tested in production #### 2.5 **Absolute maximum ratings** Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Table 10. Absolute maximum ratings | Symbol | Ratings | Maximum value | Unit | |------------------|----------------------------------------------------------------------|---------------------|------| | Vdd | Supply voltage | -0.3 to 4.8 | V | | Vdd_IO | I/O pins supply voltage | -0.3 to 4.8 | V | | Vin | Input voltage on any control pin (CS, SCL/SPC, SDA/SDI/SDO, SDO/SA0) | -0.3 to Vdd_IO +0.3 | V | | ۸ | Acceleration (any axis, powered, Vdd = 1.8 V) | 3000 g for 0.5 ms | g | | A <sub>POW</sub> | Acceleration (any axis, powered, vdd – 1.6 v) | 10000 g for 0.2 ms | g | | Λ | Acceleration (any axis, unpowered) | 3000 g for 0.5 ms | g | | A <sub>UNP</sub> | Acceleration (any axis, unpowered) | 10000 g for 0.2 ms | g | | T <sub>OP</sub> | Operating temperature range | -40 to +85 | °C | | T <sub>STG</sub> | Storage temperature range | -40 to +125 | °C | | ESD | Electrostatic discharge protection | 2 (HBM) | kV | Note: Supply voltage on any pin should never exceed 4.8 V. This device is sensitive to mechanical shock, improper handling can cause permanent damage to the part. 18/63 This device is sensitive to electrostatic discharge (ESD), improper handling can cause permanent damage to the part. ### 3 Terminology and functionality #### 3.1 Terminology #### 3.1.1 Sensitivity Sensitivity describes the gain of the sensor and can be determined by applying 1 g acceleration to it. As the sensor can measure DC accelerations this can be done easily by pointing the axis of interest towards the center of the Earth, noting the output value, rotating the sensor by 180 degrees (pointing to the sky) and noting the output value again. By doing so, $\pm 1$ g acceleration is applied to the sensor. Subtracting the larger output value from the smaller one, and dividing the result by 2, leads to the actual sensitivity of the sensor. This value changes very little over temperature and time. The sensitivity tolerance describes the range of sensitivities of a large population of sensors. #### 3.1.2 Zero-g level offset Zero-*g* level offset describes the deviation of an actual output signal from the ideal output signal if no acceleration is present. A sensor in a steady state on a horizontal surface will measure 0 *g* on the X-axis and 0 *g* on the Y-axis whereas the Z-axis will measure 1 *g*. The output is ideally in the middle of the dynamic range of the sensor (content of OUT registers 00h, data expressed as two's complement number). A deviation from ideal value in this case is called Zero-*g* level offset. Offset is to some extent a result of stress to the MEMS sensor and therefore the offset can slightly change after mounting the sensor onto a printed circuit board or exposing it to extensive mechanical stress. Offset changes little over temperature, see "Zero-*g* level offset change vs. temperature". ### 3.2 Functionality #### 3.2.1 Operating modes Two sets of operating modes have been designed to offer the customer a broad choice of noise/power consumption combinations: - Low-noise disabled (see *Table 11*) - Low-noise enabled (see *Table 12*) Writing the LOW\_NOISE bit in CTRL6 (25h) selects the operating mode (low-noise). From each of these two sets, five operating modes have been designed: - 1 High-Performance Mode: focus on low noise - 4 Low-Power Modes: trade-off between noise and power consumption These operating modes are selected by writing the MODE[1:0] and LP\_MODE[1:0] bits in CTRL1 (20h). Table 11. Operating modes - low-noise setting disabled | Parameter | | High-<br>Performance<br>Mode | Low-Power<br>Mode 4 | Low-Power<br>Mode 3 | Low-Power<br>Mode 2 | Low-Power<br>Mode 1 | |------------------------------------------------------------------------|--------------------------|------------------------------------------------------------|------------------------------------|------------------------------------|------------------------------------|-------------------------------------| | Resolution [bit] | | 14-bit | 14-bit | 14-bit | 14-bit | 12-bit | | ODR [Hz] | | 12.5 - 1600 | 1.6 - 200 | 1.6 - 200 | 1.6 - 200 | 1.6 - 200 | | BW [Hz] | | ODR/2 (N/A<br>for 1600 Hz),<br>ODR/4,<br>ODR/10,<br>ODR/20 | 180<br>ODR/4,<br>ODR/10,<br>ODR/20 | 360<br>ODR/4,<br>ODR/10,<br>ODR/20 | 720<br>ODR/4,<br>ODR/10,<br>ODR/20 | 3200<br>ODR/4,<br>ODR/10,<br>ODR/20 | | Noise density [ $\mu$ g/ $\sqrt{Hz}$ ]<br>@ FS = $\pm 2$ g, ODR=200 Hz | | 110 | 160 | 210 | 300 | 550 | | | ODR=1.6 Hz | - | 0.65 | 0.55 | 0.45 | 0.38 | | | ODR=12.5 Hz | 90 | 4 | 2.5 | 1.6 | 1 | | | ODR=25 Hz | 90 | 8.5 | 4.5 | 3 | 1.5 | | Current<br>consumption [µA]<br>@ Vdd=1.8 V | ODR=50 Hz | 90 | 16 | 9 | 5.5 | 3 | | | ODR=100 Hz | 90 | 32 | 17.5 | 10.5 | 5 | | | ODR=200 Hz | 90 | 63 | 34.5 | 20.5 | 10 | | | ODR=400,<br>800, 1600 Hz | 90 | - | - | - | - | | Parameter | | High-<br>Performance<br>Mode | Low-Power<br>Mode 4 | Low-Power<br>Mode 3 | Low-Power<br>Mode 2 | Low-Power<br>Mode 1 | |------------------------------------------------------------------------|--------------------------|------------------------------------------------------------|------------------------------------|------------------------------------|------------------------------------|-------------------------------------| | Resolution [bit] | | 14-bit | 14-bit | 14-bit | 14-bit | 12-bit | | ODR [Hz] | | 12.5 - 1600 | 1.6 - 200 | 1.6 - 200 | 1.6 - 200 | 1.6 - 200 | | BW [Hz] | | ODR/2 (N/A<br>for 1600 Hz),<br>ODR/4,<br>ODR/10,<br>ODR/20 | 180<br>ODR/4,<br>ODR/10,<br>ODR/20 | 360<br>ODR/4,<br>ODR/10,<br>ODR/20 | 720<br>ODR/4,<br>ODR/10,<br>ODR/20 | 3200<br>ODR/4,<br>ODR/10,<br>ODR/20 | | Noise density [ $\mu$ g/ $\sqrt{Hz}$ ] @ FS = $\pm$ 2 $g$ , ODR=200 Hz | | 90 | 130 | 180 | 240 | 450 | | | ODR=1.6 Hz | - | 0.7 | 0.6 | 0.5 | 0.4 | | | ODR=12.5 Hz | 120 | 5 | 3 | 2 | 1.1 | | | ODR=25 Hz | 120 | 10 | 6 | 3.5 | 2 | | Current consumption [µA] | ODR=50 Hz | 120 | 20 | 11 | 7 | 3.5 | | @ Vdd=1.8 V | ODR=100 Hz | 120 | 39 | 21.5 | 13 | 6 | | | ODR=200 Hz | 120 | 77 | 42 | 25 | 12 | | | ODR=400,<br>800, 1600 Hz | 120 | - | - | - | - | Table 12. Operating modes - low-noise setting enabled #### 3.2.2 Single data conversion on demand mode The device features a single data conversion on demand mode which is valid for both sets of operating modes (low-noise disabled or enabled) in the 4 low-power modes. This mode is enabled by writing the MODE[1:0] bits to '10' in *CTRL1* (20h). Low power modes are selected by writing the LP MODE[1:0] bits in *CTRL1* (20h). The trigger for output data generation can be managed through the I<sup>2</sup>C/SPI or by applying a clock signal on the INT2 pin acting here as an input by writing the SLP\_MODE\_ SEL bit in CTRL3 (22h): - When SLP\_MODE\_SEL = '0', output data generation is triggered by the clock signal on the INT2 pin (see *Figure 5*). - When SLP\_MODE\_SEL = '1', output data generation starts when the SLP\_MODE\_1 bit is set to '1' logic through the I<sup>2</sup>C/SPI. When XL data are available in the registers, this bit is automatically set to '0' and the device is ready for another triggered session. Output data are generated according to the selected low-power mode. When output data is saved in an output register or FIFO, the device goes to power-down mode and waits for a new trigger. All ODRs in the range from 0 to up to 200 Hz are supported due to the INT2 clock input. A DRDY signal or FIFO flags are available on the INT1 pin. Power consumption is the same as that of standard low-power modes for the same ODR. Trigger Signal (INT2 pin) T\_on PD T\_on DRDY (INT1 pin) Figure 5. Single data conversion on demand functionality At the end of turn-on time T\_on, the DRDY interrupt is activated, output data are available to be read and the device goes into power-down. T\_on values depend on the low-power mode as follows: $T_on (typ.) =$ - 1.20 ms for Low-Power Mode 1 - 1.70 ms for Low-Power Mode 2 - 2.30 ms for Low-Power Mode 3 - 3.55 ms for Low-Power Mode 4 #### 3.2.3 Self-test The self-test allows checking the sensor functionality without moving it. The self-test function is off when the self-test bits (ST) are programmed to '00'. When the self-test bits are changed, an actuation force is applied to the sensor, simulating a definite input acceleration. In this case the sensor outputs will exhibit a change in their DC levels which are related to the selected full scale through the device sensitivity. When the self-test is activated, the device output level is given by the algebraic sum of the signals produced by the acceleration acting on the sensor and by the electrostatic test-force. If the output signals change within the amplitude specified in *Table 4*, then the sensor is working properly and the parameters of the interface chip are within the defined specifications. #### 3.2.4 Activity/Inactivity, Android stationary/motion detection functions The activity/inactivity function recognizes the device's sleep state and allows reducing system power consumption. When the activity/inactivity function is activated by setting the SLEEP\_ON bit in WAKE\_UP\_THS (34h), the LIS2DW12 automatically goes to 12.5 Hz ODR in the low-power mode previously selected by the LP\_MODE[1:0] bits in CTRL1 (20h) if the sleep state condition is detected and wakes up as soon as the interrupt event has been detected, increasing the output data rate and bandwidth. With this feature the system may be efficiently switched from low-power mode to full performance depending on user-selectable positioning and acceleration events, thus ensuring power saving and flexibility. The Android stationary/motion detection function only recognizes the device's sleep state. 5// When the Android stationary/motion detection function is activated by setting the STATIONARY bit in *WAKE\_UP\_DUR* (35h), the LIS2DW12 detects acceleration below a fixed threshold but does not change either ODR or operating mode (High-Performance mode or Low-Power mode) after sleep state detection. The Activity/Inactivity recognition and Android stationary/motion detection functions are activated by writing the desired threshold in the *WAKE\_UP\_THS* (34h) register. The high-pass filter is automatically enabled. If the device is in sleep (inactivity/stationary) mode, when at least one of the axes exceeds the threshold in *WAKE\_UP\_THS* (34h), the device goes into a sleep-to-wake state (as wake-up). For the activity/inactivity function, the device, in a wake-up state, will return to the operating mode (HP or LP) and ODR before sleep state detection. Activity/Inactivity, Android stationary/motion detection threshold and duration can be configured in the following control registers: ``` WAKE_UP_THS (34h) WAKE_UP_DUR (35h) ``` #### 3.2.5 High tap/double-tap user configurability The device embeds the possibility to select the following parameters: - single axis or multiple axes in TAP\_THS\_Z (32h) - axis priority in TAP\_THS\_Y (31h) - threshold value of each axis in TAP\_THS\_X (30h), TAP\_THS\_Y (31h), and TAP\_THS\_Z (32h) - max time threshold between 2 consecutive taps for double-tap recognition, min time threshold between 2 consecutive taps to detect a new tap event in INT\_DUR (33h) #### 3.2.6 Offset management The user can manage offset in the output or for wakeup detection using dedicated embedded hardware (see Section 5.1: Block diagram of filters). #### 3.3 Sensing element A proprietary process is used to create a surface micromachined accelerometer. The technology allows processing suspended silicon structures which are attached to the substrate in a few points called anchors and are free to move in the direction of the sensed acceleration. In order to be compatible with the traditional packaging techniques, a cap is placed on top of the sensing element to avoid blocking the moving parts during the molding phase of the plastic encapsulation. When an acceleration is applied to the sensor the proof mass displaces from its nominal position, causing an imbalance in the capacitive half-bridge. This imbalance is measured using charge integration in response to a voltage pulse applied to the capacitor. At steady-state the nominal value of the capacitors are a few pF and when an acceleration is applied, the maximum variation of the capacitive load is in the fF range. #### 3.4 IC interface The complete measurement chain is composed of a low-noise capacitive amplifier which converts the capacitive unbalancing of the MEMS sensor into an analog voltage using an analog-to-digital converter. The acceleration data may be accessed through an I<sup>2</sup>C/SPI interface thus making the device particularly suitable for direct interfacing with a microcontroller. The LIS2DW12 features a data-ready signal which indicates when a new set of measured acceleration data is available, thus simplifying data synchronization in the digital system that uses the device. #### 3.5 Factory calibration The IC interface is factory-calibrated for sensitivity (So) and Zero-g level offset. The trim values are stored inside the device in nonvolatile memory. Any time the device is turned on, the trimming parameters are downloaded into the registers to be used during active operation. This allows using the device without further calibration. If an accidental write occurs in the registers where trimming parameters are stored, the BOOT bit in *CTRL2* (21h) can help to retrieve the correct trimming parameters from nonvolatile memory without the need to switch on/off the device. This bit is automatically reset at the end of the download operation. Setting this bit has no impact on the control registers. ### 3.6 Temperature sensor The temperature is available in *OUT\_T\_L* (*0Dh*), *OUT\_T\_H* (*0Eh*) stored as two's complement data, left-justified in 12-bit mode and in *OUT\_T* (*26h*) stored as two's complement data, left-justified in 8-bit mode. Refer to Table 6: Temperature sensor characteristics for the conversion factor. LIS2DW12 Application hints ### 4 Application hints Vdd IO 100nF HOST GND Vdd 10uF LIS2DW12 Vdd\_IO SCL/SPC 12 11 10 VDD 9 100nF I<sup>2</sup>C configuration GND SDO/SA0 GND 8 Vdd IO SDA/SDI/SDO RES 5 6 7 9 SCL Pull-up to be added R<sub>pu</sub>=10kOhm Figure 6. LIS2DW12 electrical connections (top view) The device core is supplied through the Vdd line while the I/O pads are supplied through the Vdd\_IO line. Power supply decoupling capacitors (100 nF ceramic, 10 µF aluminum) should be placed as near as possible to pin 9 of the device (common design practice). All the voltage and ground supplies must be present at the same time to have proper behavior of the IC (refer to *Figure 6*). It is possible to remove Vdd while maintaining Vdd\_IO without blocking the communication bus, in this condition the measurement chain is powered off. The functionality of the device and the measured acceleration data are selectable and accessible through the I<sup>2</sup>C or SPI interfaces. When using the I<sup>2</sup>C, CS must be tied high (i.e. connected to Vdd\_IO). The functions, the threshold and the timing of the two interrupt pins (INT1 and INT2) can be completely programmed by the user through the $I^2C/SPI$ interface. Application hints LIS2DW12 Table 13. Internal pin status | Pin# | Name | Function | Pin status | |------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------| | 1 | SCL<br>SPC | I <sup>2</sup> C serial clock (SCL)<br>SPI serial port clock (SPC) | Default: open drain | | 2 | CS | SPI enable I <sup>2</sup> C/SPI mode selection 1: SPI idle mode / I <sup>2</sup> C communication enabled 0: SPI communication mode / I <sup>2</sup> C disabled | Default: input with internal pull-up <sup>(1)</sup> | | 3 | SDO<br>SA0 | Serial data output (SDO) I <sup>2</sup> C less significant bit of the device address (SA0) | Default: input with internal pull-up | | 4 | SDA<br>SDI<br>SDO | I <sup>2</sup> C serial data (SDA) SPI serial data input (SDI) 3-wire interface serial data output (SDO) | Default: (SDA) input open drain | | 5 | NC | Internally not connected. Can be tied to VDD, VDDIO, or GND. | | | 6 | GND | 0 V supply | | | 7 | RES | Connect to GND | | | 8 | GND | 0 V supply | | | 9 | VDD | Power supply | | | 10 | VDD_IO | Power supply for I/O pins | | | 11 | INT2 | Interrupt pin 2. Clock input when selected in single data conversion on demand. | Default: push-pull output forced to Gnd | | 12 | INT1 | Interrupt pin 1 | Default: push-pull output forced to Gnd | <sup>1.</sup> In order to disable the internal pull-up on the CS pin, write '1' to the CS\_PU\_DISC bit in CTRL2 (21h). LIS2DW12 Digital main blocks ### 5 Digital main blocks ### 5.1 Block diagram of filters BW\_FILT[1:0] USR\_OFF\_ON\_OUT BW\_FILT[1:0] Z\_OFS\_USR\_USR\_OFF\_W CTRL1 LPF2 FDS User LPF1 ADC Offset Output Regs HP BW\_FILT[1:0] HP\_REF\_MODE Wakeup function USR\_OFF\_ON\_WU Figure 7. Accelerometer chain Referring to *Figure* 7, the first block is the Low-Pass Filter 1 (LPF1) whose behavior is a function of the actual ODR and mode selected in *CTRL1* (20h). The signal is then downsampled and can be either directly sent to the output registers or to the Low-Pass Filter 2 (LPF2) or High-Pass-Filter (HP) using the BW\_FILT[1:0] bits and FDS bit in *CTRL6* (25h). In the low-pass path, it is possible to apply a user offset determined by the *X\_OFS\_USR* (3Ch), *Y\_OFS\_USR* (3Dh), *Z\_OFS\_USR* (3Eh) register values and the USR\_OFF\_W bit in CTRL7 (3Fh) and send the result to the output using the USR\_OFF\_ON\_OUT bit in CTRL7 (3Fh). In the high-pass path, it is possible to use the high-pass filter reference mode (HP) using the HP REF MODE bit in *CTRL7* (*3Fh*). Digital main blocks LIS2DW12 ### 5.2 Data stabilization time vs. ODR/device setting Some data samples need to be discarded when changing the ODR in HP mode with ODR/2 bandwidth selection. The table below provides the number of samples to be discarded in order to obtain valid usable data. Table 14. Number of samples to be discarded | MODE[1:0] in<br>CTRL1 (20h) | ODR [Hz] | BW_FILT[1:0] in<br>CTRL6 (25h) | Samples to be discarded | |-----------------------------|----------|--------------------------------|-------------------------| | 00 | - | | 0 | | | 12.5 | 0 | | | | 25 | 00 | 0 | | | 50 | | 0 | | 01 | 100 | | 1 | | 01 | 200 | | 1 | | | 400 | | 1 | | | 800 | | 1 | | | 1600 | | 2 | LIS2DW12 Digital main blocks #### 5.3 FIFO The LIS2DW12 embeds 32 slots of 14-bit data FIFO for each of the three output channels, X, Y and Z of the acceleration data. This allows consistent power saving for the system, since the host processor does not need to continuously poll data from the sensor, but it can wake up only when needed and burst the significant data out from the FIFO. The internal FIFO allows collecting 32 samples (14-bit size data) for each axis. When the FIFO mode is other than Bypass, reading the output registers (28h to 2Dh) returns the oldest FIFO sample set. In order to minimize communication between the master and slave, the address read may be automatically incremented by the device by setting the IF\_ADD\_INC bit of *CTRL2* (21h) to '1'; the device rolls back to 0x28 when register 0x2D is reached. This buffer can work according to the following 5 different modes: - Bypass mode - FIFO mode - Continuous-to-FIFO - Bypass-to-Continuous - Continuous Each mode is selected by the FMode[2:0] bits in the FIFO\_CTRL (2Eh) register. Programmable FIFO threshold is selected in *FIFO\_CTRL (2Eh)*. Status and FIFO overrun events are available in the *FIFO\_SAMPLES (2Fh)* register and can be used to generate dedicated interrupts on the INT1 and INT2 pins using the *CTRL4\_INT1\_PAD\_CTRL (23h)* and *CTRL5\_INT2\_PAD\_CTRL (24h)* registers. FIFO\_SAMPLES (2Fh) (FIFO\_FTH) goes to '1' when the number of unread samples FIFO\_SAMPLES (2Fh) (Diff[5:0]) is greater than or equal to FTH[4:0] in FIFO\_CTRL (2Eh). If FTH[4:0] is equal to '0', FIFO\_SAMPLES (2Fh) (FIFO\_FTH) goes to '0'. FIFO\_SAMPLES (2Fh) (FIFO\_OVR) is equal to '1' if a FIFO slot is overwritten. FIFO\_SAMPLES (2Fh) (Diff[5:0]) contains stored data levels of unread samples. When Diff[5:0] is equal to '000000', FIFO is empty. When Diff[5:0] is equal to '100000', FIFO is full and the unread samples are 32. To guarantee the correct acquisition of data during the switching into and out of FIFO, the first sample acquired must be discarded. When the FIFO threshold status flag is '0'-logic, FIFO filling is lower than the threshold level and when '1'-logic, FIFO filling is equal to or higher than the threshold level. Digital main blocks LIS2DW12 #### 5.3.1 Bypass mode In Bypass mode (*FIFO\_CTRL (2Eh)* (FMode [2:0])= 000), the FIFO is not operational, no data is collected in FIFO memory, and it remains empty with the only actual sample available in the output registers. Bypass mode is also used to reset the FIFO when in FIFO mode. For each channel only the first address is used. When new data is available, the old data is overwritten. #### 5.3.2 FIFO mode In FIFO mode (*FIFO\_CTRL (2Eh)*(FMode [2:0])= 001) data from the X, Y and Z channels are stored in the FIFO until it is full, when 32 unread samples are stored in memory, data collecting is stopped. To reset the FIFO content, Bypass mode should be written in the *FIFO\_CTRL* (2Eh) register, setting the FMODE [2:0] bits to '000'. After this reset command, it is possible to restart FIFO mode, writing the value '001' in *FIFO\_CTRL* (2Eh)(FMODE [2:0]). The FIFO buffer can memorize 32 slots of X, Y and Z data. #### 5.3.3 Continuous mode Continuous mode (*FIFO\_CTRL* (*2Eh*) (FMode[2:0] = 110) provides a continuous FIFO update: when 32 unread samples are stored in memory, as new data arrives the oldest data is discarded and overwritten by the newer. A FIFO threshold flag *FIFO\_SAMPLES (2Fh)* (FIFO\_FTH) is asserted when the number of unread samples in FIFO is greater than or equal to (*FIFO\_CTRL (2Eh)*FTH[4:0]). It is possible to route *FIFO\_SAMPLES* (*2Fh*)(FTH) to the INT1 pin by writing the INT1\_FTH bit to '1' in register *CTRL4\_INT1\_PAD\_CTRL* (*23h*) or to the INT2 pin by writing the INT2\_FTH bit to '1' in register *CTRL5\_INT2\_PAD\_CTRL* (*24h*). If an overrun occurs, the oldest sample in FIFO is overwritten and the FIFO\_OVR flag in FIFO\_SAMPLES (2Fh) is asserted. In order to empty the FIFO before it is full, it is also possible to pull from FIFO the number of unread samples available in *FIFO\_SAMPLES (2Fh)* (Diff[5:0]). 30/63 DocID029682 Rev 4 LIS2DW12 Digital main blocks #### 5.3.4 Continuous-to-FIFO mode In Continuous-to-FIFO mode *FIFO\_CTRL (2Eh)*(FMode[2:0] = 011), FIFO operates in Continuous mode and FIFO mode starts upon an internal trigger event. When the FIFO is full, data collecting is stopped. The trigger could be a single or double tap, wake-up, free-fall, 6D interrupt or any combination of these events, but every interrupt has to be routed on the corresponding pad to be used as a trigger. Figure 8. Continuous-to-FIFO mode Digital main blocks LIS2DW12 #### 5.3.5 Bypass-to-Continuous mode In Bypass-to-Continuous mode (*FIFO\_CTRL* (*2Eh*)(FMode[2:0] = '100'), data measurement storage inside FIFO starts in Continuous mode upon an internal trigger event, then the sample that follows the trigger is available in FIFO. The trigger could be a single or double tap, wake-up, free-fall, 6D interrupt or any combination of these events, but every interrupt has to be routed on the corresponding pad to be used as a trigger. Figure 10. Bypass-to-Continuous mode 32/63 DocID029682 Rev 4 LIS2DW12 Digital interfaces ### 6 Digital interfaces The registers embedded inside the LIS2DW12 may be accessed through both the $I^2C$ and SPI serial interfaces. The latter may be SW configured to operate either in 3-wire or 4-wire interface mode. The serial interfaces are mapped to the same pins. To select/exploit the I<sup>2</sup>C interface, the CS line must be tied high (i.e. connected to Vdd\_IO). | Pin name | Pin description | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CS | SPI enable I <sup>2</sup> C/SPI mode selection (1: SPI idle mode / I <sup>2</sup> C communication enabled; 0: SPI communication mode / I <sup>2</sup> C disabled) | | SCL<br>SPC | I <sup>2</sup> C serial clock (SCL) SPI serial port clock (SPC) | | SDA<br>SDI<br>SDO | I <sup>2</sup> C serial data (SDA) SPI serial data input (SDI) 3-wire interface serial data output (SDO) | | SA0<br>SDO | I <sup>2</sup> C address selection (SA0)<br>SPI serial data output (SDO) | Table 15. Serial interface pin description ### 6.1 I<sup>2</sup>C serial interface The LIS2DW12 $I^2C$ is a bus slave. The $I^2C$ is employed to write data into registers whose content can also be read back. The relevant I<sup>2</sup>C terminology is given in the table below. Term Description Transmitter The device which sends data to the bus Receiver The device which receives data from the bus Master The device which initiates a transfer, generates clock signals and terminates a transfer Slave The device addressed by the master Table 16. I<sup>2</sup>C terminology There are two signals associated with the I<sup>2</sup>C bus: the serial clock line (SCL) and the Serial DAta line (SDA). The latter is a bidirectional line used for sending and receiving the data to/from the interface. Both the lines must be connected to Vdd\_IO through an external pull-up resistor. When the bus is free, both the lines are high. The I<sup>2</sup>C interface is compliant with fast mode (400 kHz) I<sup>2</sup>C standards as well as with normal mode. In order to disable the $I^2C$ block, CTRL2 (21h) (I2C DISABLE) = 1 must be set. Digital interfaces LIS2DW12 #### 6.1.1 I<sup>2</sup>C operation The transaction on the bus is started through a START (ST) signal. A START condition is defined as a high-to-low transition on the data line while the SCL line is held high. After this has been transmitted by the master, the bus is considered busy. The next byte of data transmitted after the start condition contains the address of the slave in the first 7 bits and the eighth bit tells whether the master is receiving data from the slave or transmitting data to the slave. When an address is sent, each device in the system compares the first seven bits after a start condition with its address. If they match, the device considers itself addressed by the master. The Slave Address (SAD) associated to the LIS2DW12 is 001100xb where the x bit is modified by the SA0/SDO pin in order to modify the device address. If the SA0/SDO pin is connected to the supply voltage, the address is 0011001b, otherwise if the SA0/SDO pin is connected to ground, the address is 0011000b. This solution permits to connect and address two different accelerometers to the same I<sup>2</sup>C lines. Data transfer with acknowledge is mandatory. The transmitter must release the SDA line during the acknowledge pulse. The receiver must then pull the data line low so that it remains stable low during the high period of the acknowledge clock pulse. A receiver which has been addressed is obliged to generate an acknowledge after each byte of data received. The I<sup>2</sup>C embedded inside the LIS2DW12 behaves like a slave device and the following protocol must be adhered to. After the start condition (ST) a slave address is sent. Once a slave acknowledge (SAK) has been returned, an 8-bit sub-address (SUB) is transmitted: the 7 LSb represents the actual register address while the *CTRL2 (21h)* (IF\_ADD\_INC) bit defines the address increment. The slave address is completed with a Read/Write bit. If the bit is '1' (Read), a repeated START (SR) condition must be issued after the two sub-address bytes. If the bit is '0' (Write) the master will transmit to the slave with direction unchanged. *Table 17* explains how the SAD+Read/Write bit pattern is composed, listing all the possible configurations. | Command | SAD[6:1] | SAD[0] = SA0 | R/W | SAD+R/W | |---------|----------|--------------|-----|----------------| | Read | 001100 | 0 | 1 | 00110001 (31h) | | Write | 001100 | 0 | 0 | 00110000 (30h) | | Read | 001100 | 1 | 1 | 00110011 (33h) | | Write | 001100 | 1 | 0 | 00110010 (32h) | Table 17. SAD+Read/Write patterns 34/63 DocID029682 Rev 4 LIS2DW12 Digital interfaces #### Table 18. Transfer when master is writing one byte to slave | Master | ST | SAD + W | | SUB | | DATA | | SP | |--------|----|---------|-----|-----|-----|------|-----|----| | Slave | | | SAK | | SAK | | SAK | | #### Table 19. Transfer when master is writing multiple bytes to slave | Master | ST | SAD + W | | SUB | | DATA | | DATA | | SP | |--------|----|---------|-----|-----|-----|------|-----|------|-----|----| | Slave | | | SAK | | SAK | | SAK | | SAK | | #### Table 20. Transfer when master is receiving (reading) one byte of data from slave | Master | ST | SAD + W | | SUB | | SR | SAD + R | | | NMAK | SP | |--------|----|---------|-----|-----|-----|----|---------|-----|------|------|----| | Slave | | | SAK | | SAK | | | SAK | DATA | | | #### Table 21. Transfer when master is receiving (reading) multiple bytes of data from slave | Master | ST | SAD+W | | SUB | | SR | SAD+R | | | MAK | | MAK | | NMAK | SP | |--------|----|-------|-----|-----|-----|----|-------|-----|------|-----|------|-----|------|------|----| | Slave | | | SAK | | SAK | | | SAK | DATA | | DATA | | DATA | | | Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number of bytes transferred per transfer is unlimited. Data is transferred with the Most Significant bit (MSb) first. If a receiver can't receive another complete byte of data until it has performed some other function, it can hold the clock line, SCL low to force the transmitter into a wait state. Data transfer only continues when the receiver is ready for another byte and releases the data line. If a slave receiver doesn't acknowledge the slave address (i.e. it is not able to receive because it is performing some real-time function) the data line must be left high by the slave. The master can then abort the transfer. A low-to-high transition on the SDA line while the SCL line is high is defined as a STOP condition. Each data transfer must be terminated by the generation of a STOP (SP) condition. In the presented communication format MAK is Master acknowledge and NMAK is No Master Acknowledge. Digital interfaces LIS2DW12 #### 6.2 SPI bus interface The LIS2DW12 SPI is a bus slave. The SPI allows writing to and reading from the registers of the device. The serial interface interacts with the application using 4 wires: CS, SPC, SDI and SDO. Figure 12. Read and write protocol **CS** is the serial port enable and it is controlled by the SPI master. It goes low at the start of the transmission and goes back high at the end. **SPC** is the serial port clock and it is controlled by the SPI master. It is stopped high when **CS** is high (no transmission). **SDI** and **SDO** are respectively the serial port data input and output. Those lines are driven at the falling edge of **SPC** and should be captured at the rising edge of **SPC**. Both the read register and write register commands are completed in 16 clock pulses or in multiples of 8 in case of multiple read/write bytes. Bit duration is the time between two falling edges of **SPC**. The first bit (bit 0) starts at the first falling edge of **SPC** after the falling edge of **CS** while the last bit (bit 15, bit 23, ...) starts at the last falling edge of SPC just before the rising edge of **CS**. **bit 0**: $R\overline{W}$ bit. When 0, the data DI(7:0) is written into the device. When 1, the data DO(7:0) from the device is read. In latter case, the chip will drive **SDO** at the start of bit 8. bit 1-7: address AD(6:0). This is the address field of the indexed register. bit 8-15: data DI(7:0) (write mode). This is the data that is written into the device (MSb first). bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first). In multiple read/write commands additional blocks of 8 clock periods will be added. When the *CTRL2 (21h)* (IF\_ADD\_INC) bit is '0', the address used to read/write data remains the same for every block. When the *CTRL2 (21h)* (IF\_ADD\_INC) bit is '1', the address used to read/write data is increased at every block. The function and the behavior of **SDI** and **SDO** remain unchanged. 36/63 DocID029682 Rev 4 LIS2DW12 Digital interfaces #### 6.2.1 SPI read Figure 13. SPI read protocol The SPI read command is performed with 16 clock pulses. A multiple byte read command is performed by adding blocks of 8 clock pulses to the previous one. bit 0: READ bit. The value is 1. bit 1-7: address AD(6:0). This is the address field of the indexed register. *bit 8-15*: data DO(7:0) (read mode). This is the data that will be read from the device (MSb first). bit 16-...: data DO(...-8). Additional data in multiple byte reads. Figure 14. Multiple byte SPI read protocol (2-byte example) Digital interfaces LIS2DW12 #### 6.2.2 SPI write Figure 15. SPI write protocol The SPI write command is performed with 16 clock pulses. A multiple byte write command is performed by adding blocks of 8 clock pulses to the previous one. bit 0: WRITE bit. The value is 0. bit 1 -7: address AD(6:0). This is the address field of the indexed register. *bit 8-15*: data DI(7:0) (write mode). This is the data that is written inside the device (MSb first). bit 16-...: data DI(...-8). Additional data in multiple byte writes. Figure 16. Multiple byte SPI write protocol (2-byte example) 38/63 DocID029682 Rev 4 LIS2DW12 Digital interfaces #### 6.2.3 SPI read in 3-wire mode 3-wire mode is entered by setting the *CTRL2 (21h)* (SIM) bit equal to '1' (SPI serial interface mode selection). Figure 17. SPI read protocol in 3-wire mode The SPI read command is performed with 16 clock pulses: bit 0: READ bit. The value is 1. bit 1-7: address AD(6:0). This is the address field of the indexed register. bit 8-15: data DO(7:0) (read mode). This is the data that is read from the device (MSb first). A multiple read command is also available in 3-wire mode. Register mapping LIS2DW12 # 7 Register mapping The table given below provides a list of the 8-bit registers embedded in the device and the corresponding addresses. Table 22. Register map | Nama | Type <sup>(1)</sup> | Registe | r address | Default | Comment | | |---------------------|---------------------|---------|-----------|----------|------------------------------------------------------------------------|--| | Name | Type | Hex | Binary | Default | Comment | | | OUT_T_L | R | 0D | 00001101 | 00000000 | Tomp concer cutnut | | | OUT_T_H | R | 0E | 00001110 | 00000000 | Temp sensor output | | | WHO_AM_I | R | 0F | 00001111 | 01000100 | Who am I ID | | | RESERVED | - | 10-1F | | - | RESERVED | | | CTRL1 | R/W | 20 | 00100000 | 00000000 | | | | CTRL2 | R/W | 21 | 00100001 | 00000100 | | | | CTRL3 | R/W | 22 | 00100010 | 00000000 | Control registers | | | CTRL4_INT1_PAD_CTRL | R/W | 23 | 00100011 | 00000000 | Control registers | | | CTRL5_INT2_PAD_CTRL | R/W | 24 | 00100100 | 00000000 | | | | CTRL6 | R/W | 25 | 00100101 | 00000000 | | | | OUT_T | R | 26 | 00100110 | 00000000 | Temp sensor output | | | STATUS | R | 27 | 00100111 | 00000000 | Status data register | | | OUT_X_L | R | 28 | 00101000 | 00000000 | | | | OUT_X_H | R | 29 | 00101001 | 00000000 | | | | OUT_Y_L | R | 2A | 00101010 | 00000000 | Output va siatava | | | OUT_Y_H | R | 2B | 00101011 | 00000000 | Output registers | | | OUT_Z_L | R | 2C | 00101100 | 00000000 | | | | OUT_Z_H | R | 2D | 00101101 | 00000000 | | | | FIFO_CTRL | R/W | 2E | 00101110 | 00000000 | FIFO control register | | | FIFO_SAMPLES | R | 2F | 00101111 | 00000000 | Unread samples stored in FIFO | | | TAP_THS_X | R/W | 30 | 00110000 | 00000000 | | | | TAP_THS_Y | R/W | 31 | 00110001 | 00000000 | Tap thresholds | | | TAP_THS_Z | R/W | 32 | 00110010 | 00000000 | | | | INT_DUR | R/W | 33 | 00110011 | 00000000 | Interrupt duration | | | WAKE_UP_THS | R/W | 34 | 00110100 | 00000000 | Tap/double-tap<br>selection,<br>inactivity enable,<br>wakeup threshold | | | WAKE_UP_DUR | R/W | 35 | 00110101 | 00000000 | Wakeup duration | | LIS2DW12 Register mapping Table 22. Register map (continued) | Name | Type <sup>(1)</sup> | Register | address | Default | Comment | |-------------|---------------------|----------|----------|----------|-------------------------| | Name | Type | Hex | Binary | Delauit | Comment | | FREE_FALL | R/W | 36 | 00110110 | 00000000 | Free-fall configuration | | STATUS_DUP | R | 37 | 00110111 | 00000000 | Status register | | WAKE_UP_SRC | R | 38 | 00111000 | 00000000 | Wakeup source | | TAP_SRC | R | 39 | 00111001 | 00000000 | Tap source | | SIXD_SRC | R | 3A | 00111010 | 00000000 | 6D source | | ALL_INT_SRC | R | 3B | 00111011 | 00000000 | | | X_OFS_USR | R/W | 3C | 00111100 | 00000000 | | | Y_OFS_USR | R/W | 3D | 00111110 | 00000000 | | | Z_OFS_USR | R/W | 3E | 00000100 | 00000000 | | | CTRL_REG7 | R/W | 3F | 00000100 | 00000000 | | <sup>1.</sup> R = read-only register, R/W = readable/writable register Registers marked as *Reserved* must not be changed. Writing to those registers may cause permanent damage to the device. The content of the registers that are loaded at boot should not be changed. They contain the factory calibration values. Their content is automatically restored when the device is powered up. # 8 Register description ## 8.1 OUT\_T\_L (0Dh) Temperature output register in 12-bit resolution (r). ## Table 23. OUT\_T\_L register | TEMP3 | TEMP2 | TEMP1 | TEMP0 | 0 | 0 | 0 | 0 | |-------|-------|-------|-------|---|---|---|---| #### Table 24. OUT\_T\_L register description | TEMP[3:0] | The 8 least significant bits of the temperature sensor output. Sensitivity = 16 LSB/°C. | |-----------|-----------------------------------------------------------------------------------------| | | Together with OUT_T_H (0Eh), it forms the output value expressed as a 16-bit word | | | in 2's complement. | ## 8.2 OUT\_T\_H (0Eh) Temperature output register in 12-bit resolution (r). #### Table 25. OUT\_T\_H register | TEMP11 | TEMP10 | TEMP9 | TEMP8 | TEMP7 | TEMP6 | TEMP5 | TEMP4 | |--------|--------|-------|-------|-------|-------|-------|-------| ## Table 26. OUT\_T\_H register description | TEMP[11:4] | The 8 most significant bits of the temperature sensor output. Sensitivity = 16 LSB/°C. | |------------|----------------------------------------------------------------------------------------| | | Together with OUT_T_L (0Dh), it forms the output value expressed as a 16-bit word | | | in 2's complement | ## 8.3 WHO\_AM\_I (0Fh) Who\_AM\_I register (r). This register is a read-only register. Its value is fixed at 44h. ### Table 27. WHO\_AM\_I register default values | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | |---|---|---|---|---|---|---|---| 42/63 DocID029682 Rev 4 ## 8.4 CTRL1 (20h) Control register 1 (r/w) #### Table 28. Control register 1 | ſ | ODR3 | ODR2 | ODR1 | ODR0 | MODE1 | MODE0 | LP_MODE1 | LP_MODE0 | |---|------|------|------|------|-------|-------|----------|----------| #### Table 29. Control register 1 description | ODR[3:0] | Output data rate and mode selection (see Table 30) | |--------------|----------------------------------------------------| | MODE[1:0] | Mode selection (see <i>Table 31</i> ) | | LP_MODE[1:0] | Low-power mode selection (see <i>Table 32</i> ) | ODR[3:0] is used to set the power mode and ODR selection. The following table lists the bit settings for power-down mode and each available frequency. Table 30. Data rate configuration | Table 50: Data rate configuration | | | | |-----------------------------------|-----------------------------------------------|--|--| | ODR[3:0] | Power mode / data rate configuration | | | | 0000 | Power-down | | | | 0001 | High-Performance / Low-Power mode 12.5/1.6 Hz | | | | 0010 | High-Performance / Low-Power mode 12.5 Hz | | | | 0011 | High-Performance / Low-Power mode 25 Hz | | | | 0100 | High-Performance / Low-Power mode 50 Hz | | | | 0101 | High-Performance / Low-Power mode 100 Hz | | | | 0110 | High-Performance / Low-Power mode 200 Hz | | | | 0111 | High-Performance / Low-Power mode 400/200 Hz | | | | 1000 | High-Performance / Low-Power mode 800/200 Hz | | | | 1001 | High-Performance / Low-Power mode 1600/200 Hz | | | Table 31. Mode selection | MODE[1:0] | Mode and resolution | |-----------|--------------------------------------------------------------| | 00 | Low-Power Mode (12/14-bit resolution) | | 01 | High-Performance Mode (14-bit resolution) | | 10 | Single data conversion on demand mode (12/14-bit resolution) | | 11 | - | Table 32. Low-power mode selection | LP_MODE[1:0] | Power mode and resolution | |--------------|--------------------------------------| | 00 | Low-Power Mode 1 (12-bit resolution) | | 01 | Low-Power Mode 2 (14-bit resolution) | | 10 | Low-Power Mode 3 (14-bit resolution) | | 11 | Low-Power Mode 4 (14-bit resolution) | ## 8.5 CTRL2 (21h) Control register 2 (r/w) #### Table 33. Control register 2 | воот | SOFT_<br>RESET | 0 <sup>(1)</sup> | CS_PU_<br>DISC | BDU | IF_ADD_<br>INC | I2C_<br>DISABLE | SIM | |------|----------------|------------------|----------------|-----|----------------|-----------------|-----| |------|----------------|------------------|----------------|-----|----------------|-----------------|-----| <sup>1.</sup> This bit must be set to '0' for the correct operation of the device. #### Table 34. Control register 2 description | BOOT Boot enables retrieving the correct trimming parameters from nonvolatile memory into registers where trimming parameters are stored. Once the operation is over, this bit automatically returns to 0. Default value: 0 (0: disabled; 1: enabled) SOFT_RESET Soft reset acts as reset for all control registers, then goes to 0. Default value: 0 (0: disabled; 1: enabled) CS_PU_DISC Disconnect CS pull-up. Default value: 0 (0: pull-up connected to CS pin; 1: pull-up disconnected to CS pin) BDU Block data update. Default value: 0 (0: continuous update; 1: output registers not updated until MSB and LSB read) IF_ADD_INC Register address automatically incremented during multiple byte access with a serial interface (I <sup>2</sup> C or SPI). Default value: 1 (0: disabled; 1: enabled) Disable I <sup>2</sup> C communication protocol. Default value: 0 (0: SPI and I <sup>2</sup> C interfaces enabled; 1: I <sup>2</sup> C mode disabled) | | <u> </u> | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Default value: 0 (0: disabled; 1: enabled) CS_PU_DISC Disconnect CS pull-up. Default value: 0 (0: pull-up connected to CS pin; 1: pull-up disconnected to CS pin) BDU Block data update. Default value: 0 (0: continuous update; 1: output registers not updated until MSB and LSB read) IF_ADD_INC Register address automatically incremented during multiple byte access with a serial interface (I <sup>2</sup> C or SPI). Default value: 1 (0: disabled; 1: enabled) Disable I <sup>2</sup> C communication protocol. Default value: 0 | воот | Once the operation is over, this bit automatically returns to 0. | | (0: pull-up connected to CS pin; 1: pull-up disconnected to CS pin) BDU Block data update. Default value: 0 (0: continuous update; 1: output registers not updated until MSB and LSB read) IF_ADD_INC Register address automatically incremented during multiple byte access with a serial interface (I <sup>2</sup> C or SPI). Default value: 1 (0: disabled; 1: enabled) Disable I <sup>2</sup> C communication protocol. Default value: 0 | SOFT_RESET | | | (0: continuous update; 1: output registers not updated until MSB and LSB read) IF_ADD_INC Register address automatically incremented during multiple byte access with a serial interface (I <sup>2</sup> C or SPI). Default value: 1 (0: disabled; 1: enabled) Disable I <sup>2</sup> C communication protocol. Default value: 0 | CS_PU_DISC | (0: pull-up connected to CS pin; | | serial interface (I <sup>2</sup> C or SPI). Default value: 1 (0: disabled; 1: enabled) Disable I <sup>2</sup> C communication protocol. Default value: 0 | BDU | · | | HOC NICABLE 1 | IF_ADD_INC | Register address automatically incremented during multiple byte access with a serial interface (I <sup>2</sup> C or SPI). Default value: 1 (0: disabled; 1: enabled) | | | I2C_DISABLE | · · | | SIM SPI serial interface mode selection. Default value: 0 0: 4-wire interface; 1: 3-wire interface | SIM | | The BDU bit is used to inhibit the update of the output registers until both upper and lower register parts are read. In default mode (BDU = '0') the output register values are updated continuously. When the BDU is activated (BDU = '1'), the content of the output registers is not updated until both MSB and LSB are read which avoids reading values related to different sample times. ## 8.6 CTRL3 (22h) Control register 3 (r/w) ## Table 35. Control register 3 | ST2 | ST1 | PP_OD | LIR | H_LACTIVE | 0 | SLP_<br>MODE_SEL | SLP_<br>MODE_1 | |-----|-----|-------|-----|-----------|---|------------------|----------------| |-----|-----|-------|-----|-----------|---|------------------|----------------| ## Table 36. Control register 3 description | ST[2:1] | Self-test enable. Default value: 00 (00: Self-test disabled; Other: see <i>Table 37</i> ) | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PP_OD | Push-pull/open-drain selection on interrupt pad. Default value: 0 (0: push-pull; 1: open-drain) | | LIR | Latched Interrupt. Switches between latched ('1'-logic) and pulsed ('0'-logic) mode for function source signals and interrupts routed to pins (wakeup, single/double-tap). Default value: 0 (0: interrupt request not latched; 1: interrupt request latched) | | H_LACTIVE | Interrupt active high, low. Default value: 0 (0: active high; 1: active low) | | SLP_<br>MODE_SEL | Single data conversion on demand mode selection: 0: enabled with external trigger on INT2; 1: enabled by I <sup>2</sup> C/SPI writing SLP_MODE_1 to 1. | | SLP_<br>MODE_1 | Single data conversion on demand mode enable. When SLP_MODE_SEL = '1' and this bit is set to '1' logic, single data conversion on demand mode starts. When XL data are available in the registers, this bit is set to '0' automatically and the device is ready for another triggered session. | ## Table 37. Self-test mode selection | ST2 | ST1 | Self-test mode | |-----|-----|-------------------------| | 0 | 0 | Normal mode | | 0 | 1 | Positive sign self-test | | 1 | 0 | Negative sign self-test | | 1 | 1 | - | ## 8.7 CTRL4\_INT1\_PAD\_CTRL (23h) Control register 4 (r/w) ## Table 38. Control register 4 | INT1_6D INT1_<br>SINGLE INT1_WU<br>_TAP | INT1_FF | INT1_TAP | INT1_<br>DIFF5 | INT1_<br>FTH | INT1_<br>DRDY | | |---------------------------------------------|---------|----------|----------------|--------------|---------------|--| |---------------------------------------------|---------|----------|----------------|--------------|---------------|--| ## Table 39. Control register 4description | | · · · · · · · · · · · · · · · · · · · | |-----------------|--------------------------------------------------------------------------------------------| | INT1_6D | 6D recognition is routed to INT1 pad. Default: 0 | | | (0: disabled; 1: enabled) | | INT1_SINGLE_TAP | Single-tap recognition is routed to INT1 pad. Default value: 0 (0: disabled; 1: enabled) | | INT1_WU | Wakeup recognition is routed to INT1 pad. Default value: 0 (0: disabled; 1: enabled) | | INT1_FF | Free-fall recognition is routed to INT1 pad. Default value: 0 (0: disabled; 1: enabled) | | INT1_TAP | Double-tap recognition is routed to INT1 pad. Default value: 0 (0: disabled; 1: enabled) | | INT1_DIFF5 | FIFO full recognition is routed to INT1 pad. Default value: 0 (0: disabled; 1: enabled) | | INT1_FTH | FIFO threshold interrupt is routed to INT1 pad. Default value: 0 (0: disabled; 1: enabled) | | INT1_DRDY | Data-Ready is routed to INT1 pad. Default value: 0 (0: disabled; 1: enabled) | ## 8.8 CTRL5\_INT2\_PAD\_CTRL (24h) Control register 5 (r/w) ## Table 40. Control register 5 | INT2_<br>SLEEP | INT2_<br>SLEEP | INT2_ | INT2_ | INT2_ | INT2_ | INT2_ | INT2_ | |----------------|----------------|-------|--------|-------|-------|-------|-------| | STATE | CHG | BOOT | DRDY_T | OVR | DIFF5 | FTH | DRDY | ## Table 41. Control register 5 description | INT2_SLEEP_STATE | Enable routing of SLEEP_STATE on INT2 pad. Default value: 0 (0: disabled; 1: enabled) | |------------------|--------------------------------------------------------------------------------------------| | INT2_SLEEP_CHG | Sleep change status routed to INT2 pad. Default value: 0 (0: disabled; 1: enabled) | | INT2_BOOT | Boot state routed to INT2 pad. Default value: 0 (0: disabled; 1: enabled) | | INT2_DRDY_T | Temperature data-ready is routed to INT2. Default value: 0 (0: disabled; 1: enabled) | | INT2_OVR | FIFO overrun interrupt is routed to INT2 pad. Default value: 0 (0: disabled; 1: enabled) | | INT2_DIFF5 | FIFO full recognition is routed to INT2 pad. Default value: 0 (0: disabled; 1: enabled) | | INT2_FTH | FIFO threshold interrupt is routed to INT2 pad. Default value: 0 (0: disabled; 1: enabled) | | INT2 _DRDY | Data-ready is routed to INT2 pad. Default value: 0 (0: disabled; 1: enabled) | ## 8.9 CTRL6 (25h) Control register 6 (r/w) #### Table 42. Control register 6 | BW_FILT1 BV | BW_FILT0 | FS1 | FS0 | FDS | LOW_<br>NOISE | 0 | 0 | |-------------|----------|-----|-----|-----|---------------|---|---| ### Table 43. Control register 6 description | BW_FILT[1:0] | Bandwidth selection (see <i>Table 44</i> ) | | | | |----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|--|--|--| | FS[1:0] Full-scale selection (see <i>Table 45</i> ) | | | | | | Filtered data type selection. Default value: 0 (0: low-pass filter path selected; 1: high-pass filter path selected) | | | | | | LOW_NOISE | Low-noise configuration. (0: disabled; 1: enabled) | | | | ### Table 44. Digital filtering cutoff selection | BW_FILT[1:0] | Bandwidth selection | | | | |--------------|-------------------------------------------------------|--|--|--| | 00 | ODR/2 (up to ODR = 800 Hz, 400 Hz when ODR = 1600 Hz) | | | | | 01 | ODR/4 (HP/LP) | | | | | 10 | ODR/10 (HP/LP) | | | | | 11 | ODR/20 (HP/LP) | | | | ### Table 45. Full-scale selection | FS[1:0] | Full-scale selection | |---------|----------------------| | 00 | ±2 g | | 01 | ±4 g | | 10 | ±8 g | | 11 | ±16 g | ## 8.10 OUT\_T (26h) Temperature output register in 8-bit resolution (r) ### Table 46. OUT\_T register | TEMP7 | TEMP7 | TEMP6 | TEMP5 | TEMP4 | TEMP3 | TEMP2 | TEMP1 | TEMP0 | |-------|-------|-------|-------|-------|-------|-------|-------|-------| |-------|-------|-------|-------|-------|-------|-------|-------|-------| ## Table 47. OUT\_T register description | TEMP[7:0] | Temperature sensor output data. The value is expressed as two's complement sign. Sensitivity = 1°C/LSB | |-----------|---------------------------------------------------------------------------------------------------------| | | 0 LSB represents T=25 °C ambient. | ## 8.11 STATUS (27h) Status register (r). #### Table 48. STATUS register | FIFO_THS WU_IA | SLEEP_<br>STATE | DOUBLE_<br>TAP | SINGLE_<br>TAP | 6D_IA | FF_IA | DRDY | |----------------|-----------------|----------------|----------------|-------|-------|------| #### Table 49. STATUS register description | | Table 401 0 17 (1 00 Togloter accomplicati | |-----------------|----------------------------------------------------------------------------------------------------------------------------------------------| | FIFO_THS | FIFO threshold status flag. (0: FIFO filling is lower than threshold level; 1: FIFO filling is equal to or higher than the threshold level.) | | WU_IA | Wakeup event detection status. (0: Wakeup event not detected; 1: Wakeup event detected) | | SLEEP_<br>STATE | Sleep event status. (0: Sleep event not detected; 1: Sleep event detected) | | DOUBLE_<br>TAP | Double-tap event status (0: Double-tap event not detected; 1: Double-tap event detected) | | SINGLE_<br>TAP | Single-tap event status (0: Single-tap event not detected; 1: Single-tap event detected) | | 6D_IA | Source of change in position portrait/landscape/face-up/face-down. (0: no event detected; 1: a change in position detected) | | FF_IA | Free-fall event detection status. (0: free-fall event not detected; 1: free-fall event detected) | | DRDY | Data-ready status. (0: not ready; 1: X-, Y- and Z-axis new data available) | ## 8.12 OUT\_X\_L (28h) X-axis LSB output register (r). #### Table 50. OUT\_X\_L register | | | X_L7 | X_L6 | X_L5 | X_L4 | X_L3 <sup>(1)</sup> | X_L2 <sup>(1)</sup> | 0 | 0 | |--|--|------|------|------|------|---------------------|---------------------|---|---| |--|--|------|------|------|------|---------------------|---------------------|---|---| <sup>1.</sup> If Low-Power Mode 1 is enabled, this bit is set to 0. The 8 least significant bits of linear acceleration sensor X-axis output. Together with the OUT\_X\_H (29h) register, it forms the output value expressed as a 16-bit word in 2's complement. ## 8.13 OUT\_X\_H (29h) X-axis MSB output register (r). Table 51. OUT\_X\_H register | X_H7 | X_H6 | X_H5 | X_H4 | X_H3 | X_H2 | X_H1 | X_H0 | |------|------|------|------|------|------|------|------| The 8 most significant bits of linear acceleration sensor X-axis output. Together with the *OUT\_X\_L* (28h) register, it forms the output value expressed as a 16-bit word in 2's complement. ## 8.14 OUT\_Y\_L (2Ah) Y-axis LSB output register (r). Table 52. OUT\_Y\_L register | Y_L7 | Y_L6 | Y_L5 | Y_L4 | Y_L3 <sup>(1)</sup> | Y_L2 <sup>(1)</sup> | 0 | 0 | 1 | |------|------|------|------|---------------------|---------------------|---|---|---| <sup>1.</sup> If Low-Power Mode 1 is enabled, this bit is set to 0. The 8 least significant bits of linear acceleration sensor Y-axis output. Together with the OUT\_Y\_H (2Bh) register, it forms the output value expressed as a 16-bit word in 2's complement. ## 8.15 OUT\_Y\_H (2Bh) Y-axis MSB output register (r). Table 53, OUT Y H register | 10010 001 001_1_1110910101 | | | | | | | | |----------------------------|------|------|------|------|------|------|------| | Y_H7 | Y_H6 | Y_H5 | Y_H4 | Y_H3 | Y_H2 | Y_H1 | Y_H0 | The 8 most significant bits of linear acceleration sensor Y-axis output. Together with the OUT\_Y\_L (2Ah) register, it forms the output value expressed as a 16-bit word in 2's complement. ## 8.16 OUT\_Z\_L (2Ch) 50/63 Z-axis LSB output register (r). Table 54. OUT\_Z\_L register | Z_L7 | Z_L6 | Z_L5 | Z_L4 | Z_L3 <sup>(1)</sup> | Z_L2 <sup>(1)</sup> | 0 | 0 | | |------|------|------|------|---------------------|---------------------|---|---|--| <sup>1.</sup> If Low-power Mode 1 is enabled, this bit is set to 0. The 8 least significant bits of linear acceleration sensor Z-axis output. Together with the OUT\_Z\_H (2Dh) register, it forms the output value expressed as a 16-bit word in 2's complement. ## 8.17 OUT\_Z\_H (2Dh) Z-axis MSB output register (r). #### Table 55. OUT Z H register | Z_H7 | Z_H6 | Z_H5 | Z_H4 | Z_H3 | Z_H2 | Z_H1 | Z_H0 | |------|------|------|------|------|------|------|------| The 8 most significant bits of linear acceleration sensor Z-axis output. Together with the OUT\_Z\_L (2Ch) register, it forms the output value expressed as a 16-bit word in 2's complement. ## 8.18 FIFO\_CTRL (2Eh) FIFO control register (r/w). ### Table 56. FIFO\_CTRL register | FMode2 FMo | le1 FMode0 | FTH4 | FTH3 | FTH2 | FTH1 | FTH0 | |------------|------------|------|------|------|------|------| |------------|------------|------|------|------|------|------| ## Table 57. FIFO\_CTRL register description | FMode[2:0] | FIFO mode selection bits. Default: 000. For further details refer to <i>Table 58</i> | |------------|--------------------------------------------------------------------------------------| | FTH[4:0] | FIFO threshold level setting. | #### Table 58. FIFO mode selection | FMode[2:0] | Mode description | |------------|-----------------------------------------------------------------------------------| | 000 | Bypass mode: FIFO turned off | | 001 | FIFO mode: Stops collecting data when FIFO is full. | | 010 | Reserved | | 011 | Continuous-to-FIFO: Stream mode until trigger is deasserted, then FIFO mode | | 100 | Bypass-to-Continuous: Bypass mode until trigger is deasserted, then FIFO mode | | 101 | Reserved | | 110 | Continuous mode: If the FIFO is full, the new sample overwrites the older sample. | | 111 | Reserved | ## 8.19 FIFO\_SAMPLES (2Fh) FIFO\_SAMPLES control register (r). ### Table 59. FIFO\_SAMPLES register | FIFO_ | FIFO_ | D:#F | D:#4 | D:#O | D:#O | D:#4 | D:40 | |-------|-------|-------|-------|-------|-------|-------|-------| | FTH | OVR | Diff5 | Diff4 | Diff3 | Diff2 | Diff1 | Diff0 | Table 60. FIFO\_SAMPLES register description | | FIFO threshold status flag. | |-----------|------------------------------------------------------------------------------------------------------------------------------------| | FIFO_FTH | (0: FIFO filling is lower than threshold level; | | | 1: FIFO filling is equal to or higher than the threshold level.) | | FIFO_OVR | FIFO overrun status. (0: FIFO is not completely filled; 1: FIFO is completely filled and at least one sample has been overwritten) | | Diff[5:0] | Represents the number of unread samples stored in FIFO. (000000 = FIFO empty; 100000 = FIFO full, 32 unread samples). | ## 8.20 TAP\_THS\_X (30h) 4D configuration enable and TAP threshold configuration (r/w). Table 61. TAP\_THS\_X register | 4D EN | 6D THS1 | 6D THS0 | TAP_ | TAP_ | TAP_ | TAP_ | TAP_ | |-------|-----------|---------|--------|--------|--------|--------|--------| | 4D_EN | ו פט_וחפו | סט_וחטט | THSX_4 | THSX_3 | THSX_2 | THSX_1 | THSX_0 | Table 62. TAP\_THS\_X register description | 4D_EN | 4D detection portrait/landscape position enable. (0: no position detected; 1: portrait/landscape detection and face-up/face-down position enabled). | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 6D_THS[1:0] | Thresholds for 4D/6D function @ FS = $\pm 2 g$ (refer to <i>Table 63</i> ) | | TAP_THSX_[4:0] | Threshold for TAP recognition @ FS = $\pm 2 g$ on X direction | Table 63. 4D/6D threshold setting FS @ $\pm 2$ g | 6D_THS[1:0] | Threshold decoding (degrees) | |-------------|------------------------------| | 00 | 6 (80 degrees) | | 01 | 11 (70 degrees) | | 10 | 16 (60 degrees) | | 11 | 21 (50 degrees) | LIS2DW12 Register description ## 8.21 TAP\_THS\_Y (31h) ### Table 64. TAP\_THS\_Y register | TAP_ |---------|---------|---------|--------|--------|--------|--------|--------| | PRIOR_2 | PRIOR_1 | PRIOR_0 | THSY_4 | THSY_3 | THSY_2 | THSY_1 | THSY_0 | ## Table 65. TAP\_THS\_Y register description | TAP_PRIOR_[2:0] | Selection of priority axis for tap detection (see <i>Table 66</i> ). | |-----------------|----------------------------------------------------------------------| | TAP_THSY_[4:0] | Threshold for tap recognition @ FS = $\pm 2 g$ on Y direction. | #### Table 66. Selection of axis priority for tap detection | TAP_PRIOR_[2:0] | Max priority | Mid priority | Min priority | |-----------------|--------------|--------------|--------------| | 000 | X | Y | Z | | 001 | Y | Х | Z | | 010 | Х | Z | Y | | 011 | Z | Y | Х | | 100 | Х | Y | Z | | 101 | Y | Z | Х | | 110 | Z | Х | Y | | 111 | Z | Y | Х | ## 8.22 TAP\_THS\_Z (32h) ## Table 67. TAP\_THS\_Z register | TAP_X_ | TAP_Y_ | TAP_Z_ | TAP_ | TAP_ | TAP_ | TAP_ | TAP_ | |--------|--------|--------|--------|--------|--------|--------|--------| | EN | EN | EN | THSZ_4 | THSZ_3 | THSZ_2 | THSZ_1 | THSZ_0 | ## Table 68. TAP\_THS\_Z register description | TAP_X_EN | Enables X direction in tap recognition. (0: disabled; 1: enabled) | | | | |--------------------|-------------------------------------------------------------------|--|--|--| | TAP_Y_EN | Enables Y direction in tap recognition. (0: disabled; 1: enabled) | | | | | TAP_Z_EN | Enables Z direction in tap recognition. (0: disabled; 1: enabled) | | | | | TAP_<br>THSZ_[4:0] | Threshold for tap recognition @ FS = $\pm 2 g$ on Z direction. | | | | ## 8.23 INT\_DUR (33h) Interrupt duration register (r/w). ### Table 69. INT\_DUR register | LATENCY3 LA | ATENCY2 | LATENCY1 | LATENCY0 | QUIET1 | QUIET0 | SHOCK1 | SHOCK0 | |-------------|---------|----------|----------|--------|--------|--------|--------| ## Table 70. INT\_DUR register description | LATENCY[3:0] | Duration of maximum time gap for double-tap recognition. When double-tap recognition is enabled, this register expresses the maximum time between two successive detected taps to determine a double-tap event. Default value is LATENCY[3:0] = 0000 (which is 16 * 1/ODR 1 LSB = 32 * 1/ODR | |--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | QUIET[1:0] | Expected quiet time after a tap detection: this register represents the time after the first detected tap in which there must not be any overthreshold event. Default value is QUIET[1:0] = 00 (which is 2 * 1/ODR) 1 LSB = 4 * 1/ODR | | SHOCK[1:0] | Maximum duration of over-threshold event: this register represents the maximum time of an over-threshold signal detection to be recognized as a tap event. Default value is SHOCK[1:0] = 00 (which is 4 * 1/ODR) 1 LSB = 8 *1/ODR | ## 8.24 **WAKE\_UP\_THS** (34h) Wakeup threshold register (r/w). ### Table 71. WAKE\_UP\_THS register | SINGLE_ | - SLEEP_ | WK THS5 | WK THS4 | WK THS3 | WK THS 2 | WK THS 1 | WK THS 0 | |---------|------------|---------|---------|---------|----------|----------|----------| | TAP | - ON | | _ | | _ | | | ## Table 72. WAKE\_UP\_THS register description | SINGLE_<br>DOUBLE_TAP | Enable single/double-tap event. Default value: 0 (0: only single-tap event is enabled; 1: single and double-tap events are enabled) | |-----------------------|-------------------------------------------------------------------------------------------------------------------------------------| | SLEEP_ON | Sleep (inactivity) enable. Default value: 0 (0: sleep disabled; 1: sleep enabled) | | WK_THS[5:0] | Wakeup threshold, 6-bit unsigned 1 LSB = 1/64 of FS. Default value: 000000 | ## 8.25 WAKE\_UP\_DUR (35h) Wakeup and sleep duration configuration register (r/w). #### Table 73. WAKE\_UP\_DUR register | FF_DUR5 | WAKE_<br>DUR1 | WAKE_<br>DUR0 | STATIONARY | SLEEP_<br>DUR3 | SLEEP_<br>DUR2 | SLEEP_<br>DUR1 | SLEEP_<br>DUR0 | |---------|---------------|---------------|------------|----------------|----------------|----------------|----------------| | | DOKT | DONO | | DOKS | DUKZ | DOKI | DONO | ## Table 74. WAKE\_UP\_DUR register description | FF_DUR5 | Free-fall duration. In conjunction with FF_DUR [4:0] bit in FREE_FALL (36h) register. 1 LSB = 1 * 1/ODR | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | WAKE_DUR[1:0] | Wakeup duration. 1 LSB = 1 *1/ODR | | STATIONARY | Enable stationary detection / motion detection with no automatic ODR change when detecting stationary state. Default value: 0 (0: disabled; 1: enabled) | | SLEEP_ DUR[3:0] | Duration to go in sleep mode. Default value is SLEEP_ DUR[3:0] = 0000 (which is 16 * 1/ODR) 1 LSB = 512 * 1/ODR | ## 8.26 FREE\_FALL (36h) Free-fall duration and threshold configuration register (r/w). ### Table 75. FREE\_FALL register | FF DUR4 | FF DUR3 | FF DUR2 | FF DUR1 | FF DUR0 | FF THS2 | FF THS1 | FF THS0 | |---------|---------|---------|---------|---------|---------|---------|---------| | _ | _ | _ | _ | _ | _ | _ | _ | #### Table 76. FREE\_FALL register description | FF_DUR [4:0] | Free-fall duration. In conjunction with FF_DUR5 bit in <i>WAKE_UP_DUR (35h)</i> register. 1 LSB = 1 * 1/ODR | |--------------|-------------------------------------------------------------------------------------------------------------| | FF_THS [2:0] | Free-fall threshold @ FS = $\pm 2 g$ (refer to <i>Table 77</i> ) | ### Table 77. FREE\_FALL threshold decoding @ ±2 g FS | FF_THS[2:0] | Threshold decoding (LSB) | |-------------|--------------------------| | 000 | 5 | | 001 | 7 | | 010 | 8 | | 011 | 10 | | 100 | 11 | | 101 | 13 | | 110 | 15 | | 111 | 16 | # 8.27 STATUS\_DUP (37h) Event detection status register (r). ## Table 78. STATUS\_DUP register | OVR | DRDY_T | SLEEP_<br>STATE_IA | DOUBLE_<br>TAP | SINGLE_<br>TAP | 6D_IA | FF_IA | DRDY | |-----|--------|--------------------|----------------|----------------|-------|-------|------| ## Table 79. STATUS\_DUP register description | OVR | FIFO overrun status flag. (0: FIFO is not completely filled; 1: FIFO is completely filled and at least one sample has been overwritten) | |--------------------|-----------------------------------------------------------------------------------------------------------------------------------------| | DRDY_T | Temperature status. (0: data not available; 1: a new set of data is available) | | SLEEP_<br>STATE_IA | Sleep event status. (0: Sleep event not detected; 1: Sleep event detected) | | DOUBLE_<br>TAP | Double-tap event status: (0: Double-tap event not detected; 1: Double-tap event detected) | | SINGLE_<br>TAP | Single-tap event status: (0: Single-tap event not detected; 1: Single-tap event detected) | | 6D_IA | Source of change in position portrait/landscape/face-up/face-down. (0: no event detected; 1: a change in position is detected) | | FF_IA | Free-fall event detection status. (0: free-fall event not detected; 1: free-fall event detected) | | DRDY | Data-ready status. (0: not ready; 1: X-, Y- and Z-axis new data available) | ## 8.28 WAKE\_UP\_SRC (38h) Wakeup source register (r). ## Table 80. WAKE\_UP\_SRC register | 0 | 0 | FF_IA | SLEEP_<br>STATE IA | WU_IA | X_WU | Y_WU | Z_WU | |---|---|-------|--------------------|-------|------|------|------| ### Table 81. WAKE\_UP\_SRC register description | FF_IA | Free-fall event detection status. (0: FF event not detected; 1: FF event detected) | |--------------------|---------------------------------------------------------------------------------------------------------------------| | SLEEP_<br>STATE IA | Sleep event status. (0: Sleep event not detected; 1: Sleep event detected) | | WU_IA | Wakeup event detection status. (0: Wakeup event not detected; 1: Wakeup event is detected) | | X_WU | Wakeup event detection status on X-axis. (0: Wakeup event on X not detected; 1: Wakeup event on X-axis is detected) | | Y_WU | Wakeup event detection status on Y-axis. (0: Wakeup event on Y not detected; 1: Wakeup event on Y-axis is detected) | | Z_WU | Wakeup event detection status on Z-axis. (0: Wakeup event on Z not detected; 1: Wakeup event on Z-axis is detected) | ## 8.29 TAP\_SRC (39h) Tap source register (r). ## Table 82. TAP\_SRC register | 0 | TAP_IA | SINGLE_<br>TAP | DOUBLE_<br>TAP | TAP_SIGN | X_TAP | Y_TAP | Z_TAP | |---|--------|----------------|----------------|----------|-------|-------|-------| |---|--------|----------------|----------------|----------|-------|-------|-------| ### Table 83. TAP\_SRC register description | TAP IA | Tap event status. | |------------|----------------------------------------------------------------------------------------| | IAF_IA | (0: tap event not detected; 1: tap event detected) | | SINGLE TAP | Single-tap event status. | | SINGLE_IAI | (0: single-tap event not detected; 1: single-tap event detected) | | DOUBLE_TAP | Double-tap event status. | | DOOBLE_TAP | (0: double-tap event not detected; 1: double-tap event detected) | | TAP SIGN | Sign of acceleration detected by tap event. | | TAF_SIGN | (0: positive sign of acceleration detected; 1: negative sign of acceleration detected) | | X TAP | Tap event detection status on X-axis. | | \_\\_\\ | (0: Tap event on X not detected; 1: Tap event on X-axis is detected) | | Y TAP | Tap event detection status on Y-axis. | | '_'^' | (0: Tap event on Y not detected; 1: Tap event on Y-axis is detected) | | Z TAP | Tap event detection status on Z-axis. | | | (0: Tap event on Z not detected; 1: Tap event on Z-axis is detected) | ## 8.30 SIXD\_SRC (3Ah) 6D source register (r). #### Table 84. SIXD SRC register | 0 | 6D_IA | ZH | ZL | YH | YL | XH | XL | |---|-------|----|----|----|----|----|----| #### Table 85. SIXD\_SRC register description | | <u> </u> | |-------|--------------------------------------------------------------------------------------------------------------------------------| | 6D_IA | Source of change in position portrait/landscape/face-up/face-down. (0: no event detected; 1: a change in position is detected) | | ZH | ZH over threshold. (0: ZH does not exceed the threshold; 1: ZH is over the threshold) | | ZL | ZL over threshold. (0: ZL does not exceed the threshold; 1: ZL is over the threshold) | | YH | YH over threshold. (0: YH does not exceed the threshold; 1: YH is over the threshold) | | YL | YL over threshold. (0: YL does not exceed the threshold; 1: YL is over the threshold) | | ХН | XH over threshold. (0: XH does not exceed the threshold; 1: XH is over the threshold) | | XL | XL over threshold. (0: XL does not exceed the threshold; 1: XL is over the threshold) | ## 8.31 ALL\_INT\_SRC (3Bh) Reading this register, all related interrupt function flags routed to the INT pads are reset simultaneously. ### Table 86. ALL\_INT\_SRC register | 0 | 0 | SLEEP_<br>CHANGE_IA | 6D_IA | DOUBLE_<br>TAP | SINGLE_<br>TAP | WU_IA | FF_IA | | |---|---|---------------------|-------|----------------|----------------|-------|-------|--| |---|---|---------------------|-------|----------------|----------------|-------|-------|--| ### Table 87. ALL\_INT\_SRC register description | SLEEP_ | Sleep change status. | |------------|--------------------------------------------------------------------| | CHANGE_IA | (0: Sleep change not detected; 1: Sleep change detected) | | 6D IA | Source of change in position portrait/landscape/face-up/face-down. | | OD_IA | (0: no event detected; 1: a change in position detected) | | DOUBLE TAP | Double-tap event status. | | DOUBLE_IAF | (0: double-tap event not detected; 1: double-tap event detected) | | SINGLE_ | Single-tap event status. | | TAP | (0: single-tap event not detected; 1: single-tap event detected) | | WU IA | Wakeup event detection status. | | VVO_IA | (0: wakeup event not detected; 1: wakeup event detected) | | FF IA | Free-fall event detection status. | | ITT_IA | (0: free-fall event not detected; 1: free-fall event detected) | 58/63 DocID029682 Rev 4 LIS2DW12 Register description ## 8.32 X\_OFS\_USR (3Ch) #### Table 88. X\_OFS\_USR register | X_OFS_ |--------|--------|--------|--------|--------|--------|--------|--------| | | USR_6 | | | | | | | ### Table 89. X\_OFS\_USR register description X\_OFS\_USR\_[7:0] Two's complement user offset value on X-axis data, used for wakeup function. ## 8.33 Y\_OFS\_USR (3Dh) #### Table 90. Y\_OFS\_USR register | Y_OFS_ |--------|--------|--------|--------|--------|--------|--------|--------| | | USR_6 | | | | | | | ### Table 91. Y\_OFS\_USR register description Y\_OFS\_USR\_[7:0] Two's complement user offset value on Y-axis data, used for wakeup function. ## 8.34 Z\_OFS\_USR (3Eh) #### Table 92. Z\_OFS\_USR register | Z_OFS_ |--------|--------|--------|--------|--------|--------|--------|--------| | | | USR_5 | | | | | | #### Table 93. Z\_OFS\_USR register description Z\_OFS\_USR\_[7:0] Two's complement user offset value on Z-axis data, used for wakeup function. # 8.35 CTRL7 (3Fh) ## Table 94. CTRL7 register | DRDY_ | INT2_ON | INTERRUPTS | USR_OFF | USR_OFF | USR_OFF | HP_REF | LPASS_ | |--------|---------|------------|---------|---------|---------|--------|--------| | PULSED | _INT1 | _ENABLE | _ON_OUT | _ON_WU | _W | _MODE | ON6D | ## Table 95. CTRL7 register description | DRDY_<br>PULSED | Switches between latched and pulsed mode for data ready interrupt. (0: latched mode is used; 1: pulsed mode enabled for data-ready) | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | INT2_ON_INT1 | Signal routing. (1: all signals available only on INT2 are routed on INT1) | | INTERRUPTS_<br>ENABLE | Enable interrupts. | | USR_OFF<br>_ON_OUT | Enable application of user offset value on XL output data registers. FDS bit in CTRL6 (25h) must be set to '0'-logic (low-pass path selected). | | USR_OFF<br>_ON_WU | Enable application of user offset value on XL data for wakeup function only. | | USR_OFF_W | Selects the weight of the user offset words specified by X_OFS_USR_[7:0], Y_OFS_USR_[7:0] and Z_OFS_USR_[7:0] bits. (0: 977 µg/LSB; 1: 15.6 mg/LSB) | | HP_REF_MODE | High-pass filter reference mode enable. (0: high-pass filter reference mode disabled (default); 1: high-pass filter reference mode enabled) | | LPASS_ON6D | (0: ODR/2 low pass filtered data sent to 6D interrupt function (default); 1: LPF2 output data sent to 6D interrupt function) | LIS2DW12 **Package information** #### **Package information** 9 In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. #### 9.1 Soldering information The LGA package is compliant with the ECOPACK®, RoHS and "Green" standard. It is qualified for soldering heat resistance according to JEDEC J-STD-020. Land pattern and soldering recommendations are available at www.st.com. #### **LGA-12** package information 9.2 Figure 18. LGA-12 2.0 x 2.0 x 0.7 mm package outline and mechanical data Revision history LIS2DW12 # 10 Revision history Table 96. Document revision history | Date | Revision | Changes | |-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10-Feb-2017 | 1 | Initial release | | 13-Apr-2017 | 2 | Updated Applications and Figure 7: Accelerometer chain Added Section 3.2.4: Activity/Inactivity, Android stationary/motion detection functions Renamed registers 3Ch, 3Dh, 3Eh, 3Fh | | 15-Jun-2017 | 3 | Added bullet concerning Android to Features | | 12-Sep-2017 | 4 | Document status promoted to "production data" Updated Description Updated Section 3.2.4: Activity/Inactivity, Android stationary/motion detection functions Added bit 7 to CTRL5_INT2_PAD_CTRL (24h) Added bit 4 to WAKE_UP_DUR (35h) | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2017 STMicroelectronics – All rights reserved